Principal Physical Design Engineer

1 Month ago • 10 Years + • Research & Development

About the job

Job Description

Astera Labs seeks a Principal Physical Design Engineer with 10+ years of experience in SoC/silicon product development for Server, Storage, and/or Networking applications. Must have expertise in synthesis, timing closure, formal verification, and Cadence/Synopsys tools.
Must have:
  • Physical Design
  • SoC/Silicon
  • Timing Closure
  • Cadence/Synopsys
Good to have:
  • Design for Test
  • DFT Tools
  • ECO Methodologies
  • System Verilog/Verilog
Not hearing back from companies?
Unlock the secrets to a successful job application and accelerate your journey to your next opportunity.

About the job

Astera Labs is a global leader in purpose-built connectivity solutions that unlock the full potential of AI and cloud infrastructure. Our Intelligent Connectivity Platform integrates PCIe®, CXL®, and Ethernet semiconductor-based solutions and the COSMOS software suite of system management and optimization tools to deliver a software-defined architecture that is both scalable and customizable. Inspired by trusted relationships with hyperscalers and the data center ecosystem, we are an innovation leader delivering products that are flexible and interoperable. Discover how we are transforming modern data-driven applications at www.asteralabs.com.

Basic Qualifications

  • Strong academic and technical background in electrical engineering. A Bachelor’s degree in EE / Computer is required, and a Master’s degree is preferred.
  • ≥10 years’ experience supporting or developing complex SoC/silicon products for Server, Storage, and/or Networking applications.
  • Professional attitude with the ability to prioritize a dynamic list of multiple tasks, plan and prepare for customer meetings in advance, and work with minimal guidance and supervision.
  • Entrepreneurial, open-mind behavior and can-do attitude. Think and act fast with the customer in mind!

Required Experience

  • Hands-on and thorough knowledge of synthesis, place and route, timing, extraction and other backend tools and methodologies for technologies 16nm or less.
  • Proven expertise in synthesis, timing closure and formal verification (equivalence) at the block and full-chip level.
  • Full chip or block level ownership from architecture to GDSII, driving multiple complex designs to production.
  • Experience with Cadence and/or Synopsys physical design tools/flows.
  • Familiarity and working knowledge of System Verilog/Verilog.
  • Experience with DFT tools and techniques.
  • Experience in working with IP vendors for both RTL and hard-mac blocks.
  • Good scripting skills in python or Perl

Preferred Experience

  • Good knowledge of design for test (DFT), stuck-at and transition scan test insertion.
  • Familiarity with DFT test coverage and debug.
  • Familiarity with ECO methodologies and tools.

Your base salary will be determined based on your experience, and the pay of employees in similar positions.

We know that creativity and innovation happen more often when teams include diverse ideas, backgrounds, and experiences, and we actively encourage everyone with relevant experience to apply, including people of color, LGBTQ+ and non-binary people, veterans, parents, and individuals with disabilities.

View Full Job Description

Add your resume

80%

Upload your resume, increase your shortlisting chances by 80%

About The Company

Astera Labs is a global leader in purpose-built connectivity solutions that unlock the full potential of AI and cloud infrastructure. Our Intelligent Connectivity Platform integrates PCIe®, CXL®, and Ethernet semiconductor-based solutions and the COSMOS software suite of system management and optimization tools to deliver a software-defined architecture that is both scalable and customizable. Inspired by trusted relationships with hyperscalers and the data center ecosystem, we are an innovation leader delivering products that are flexible and interoperable. Discover how we are transforming modern data-driven applications at

www.asteralabs.com.



Bengaluru, Karnataka, India (On-Site)

Karnataka, India (On-Site)

View All Jobs

Get notified when new jobs are added by Astera Labs

Similar Jobs

Luxoft - Senior Data Engineer

Luxoft, (Remote)

Publicis Groupe - 架构师

Publicis Groupe, China (On-Site)

Fortive - Cyber Security Automation Engineer

Fortive, India (On-Site)

Wind River Systems - Senior Field Application Engineer

Wind River Systems, Sweden (On-Site)

Info Stretch - Engineer II

Info Stretch, India (On-Site)

Get notifed when new similar jobs are uploaded

Similar Skill Jobs

Paypal - Staff Software Backend Engineer (GenAI)

Paypal, United States (Hybrid)

Playrix - Senior Engineering Manager

Playrix, Ireland (Remote)

Varonis  - Cloud Security Research Team Leader

Varonis , Israel (On-Site)

Fabric - Applied Researcher, Cryptography Hardware

Fabric, United States (Remote)

Anthology  Inc  - Senior MLOps Engineer

Anthology Inc , Colombia (Remote)

Luxoft - Senior Infrastructure Engineer

Luxoft, United Arab Emirates (On-Site)

Moon Active - DevOps Team Leader

Moon Active, Israel (On-Site)

Get notifed when new similar jobs are uploaded

Jobs in Bengaluru, Karnataka, India

Nielsen Holdings - Sports Data Control Specialist

Nielsen Holdings, India (Hybrid)

Morning Star - Senior Software Engineer

Morning Star, India (Hybrid)

ZeroFox - Physical Security Analyst

ZeroFox, India (On-Site)

Lead venture - Lead Software Engineer

Lead venture, India (On-Site)

Cvent - Lead UX Designer

Cvent, India (Hybrid)

Nagarro - Staff Engineer, .Net Fullstack

Nagarro, India (Remote)

Sundew - Senior Frontend Developer

Sundew, India (On-Site)

Enphase Energy - Staff MLOps Engineer

Enphase Energy, India (On-Site)

Get notifed when new similar jobs are uploaded

Research & Development Jobs

Get notifed when new similar jobs are uploaded