Senior Manager, ASIC Design Enablement

2 Months ago • 15-20 Years • Research & Development

About the job

Job Description

Seeking a Senior Manager for ASIC Design Enablement with 15+ years of experience in ASIC or chip design, specializing in complex projects involving HPC, monolithic, 2.5D/3D/Chiplet designs. Expertise in hierarchical physical design methodologies, chip floorplan, partitioning, place-and-route, and physical verification is required. Strong communication and project management skills are essential.
Must have:
  • ASIC Design
  • Physical Design
  • HPC Projects
  • Project Management
Good to have:
  • Chiplet Designs
  • 2.5D/3D Designs
  • Network on Chip
  • Timing Closure
Perks:
  • Paid Time Off
  • Fertility Care
Not hearing back from companies?
Unlock the secrets to a successful job application and accelerate your journey to your next opportunity.

Please Note:

To provide the best candidate experience with our high application volumes, we limit applications to a total of 10 over 6 months. 

Advancing the World’s Technology Together
Our technology solutions power the tools you use every day--including smartphones, electric vehicles, hyperscale data centers, IoT devices, and so much more. Here, you’ll have an opportunity to be part of a global leader whose innovative designs are pushing the boundaries of what’s possible and powering the future. 

We believe innovation and growth are driven by an inclusive culture and a diverse workforce. We’re dedicated to empowering people to be their true selves. Together, we’re building a better tomorrow for our employees, customers, partners, and communities.

What You’ll Do

The Senior Manager, ASIC Design Enablement involves working on cutting edge ASIC’s in advanced nodes involving Monolithic / 2.5D / 3D / Chiplet based designs . The candidate will be working with external customers and internal teams and manage the end to end design implementation from spec to siliconm chip-level floorplan, budgeting and partitioning, 2.5 D interposer planning , 3DIC early thermal analysis, chiplet planning and integration.

Location: Onsite at our San Jose headquarters 5 days a week with an average of 15-20% travel per year.

Reports to: Senior Director, ASIC Engineering

Job ID: 42337

  • Solid experience in full chip prototype solution , memory selection, die size estimation, trade off analysis monolithic vs 2.5D vs chiplet based designs
  • Solid understanding of DFT strategies , streaming scan fabric , 1838 protocol
  • Solid experience in high speed CTS , timing closure on highly complex SoC
  • Solid experience in using place and route tools and achieving the best PPA of the full-chip physical design
  • Solid experience with advanced nodes like 3,4,5,7 nm
  • Solid knowledge of NOC ( Network on Chip from Netspeed / Arteris ) Physical Implementation
  • Solid experience of writing timing constraints , integrating IP constraints and working closely with STA and logic design engineers to close timing
  • Solid experience in PDN build and power integrity analysis flow (static/dynamic IR-drop analysis)
  • Solid experience in EM analysis and fix
  • Solid experience in physical verification flow including DRC, LVS, PERC and DFM rule checking and fix
  • Solid Experience in project management ASIC with good understanding of RTL , Synthesis, DFT , Design Verification , Physical Design , STA , Physical Verification , Package, Co-Package Optics , Test , Assembly, Silicon Bring up etc
  • Customer technical intereaction, memory selection, IP Integration discussions with design team.
  • Project Management of ASIC’s.
  • Samsung design metohodology support for ASIC Customers.
  • Complete other responsibilities as assigned.

What You Bring

  • Bachelors in Electrical Engineering or related Physical Science with 20+ years of experience or Masters in Electrical Engineering or related Physical Science with 18+ Years of Industry Experience or PhD in Electrical Engineering or related Physical Science with 15+ years of years.
  • Direct experience in ASIC or chip design, with significant hands on experience in large complex projects involving HPC ( AI / ML / Bufferless HBM / ) Monolithic . 2.5D / 3D / Chiplet based designs.
  • Strong Knowledge in hierarchical physical design methodologies, chip floorplan, building on-chip PDN, partitioning, place-and-route, IR-drop analysis, EM analysis and physical verification, package Co-Optics. 
  • Comfortable working with internal and managing 3rd party teams.
  • Highly passionate and energetic.
  • Excellent communication skills
  • You’re inclusive, adapting your style to the situation and diverse global norms of our people.
  • An avid learner, you approach challenges with curiosity and resilience, seeking data to help build understanding.
  • You’re collaborative, building relationships, humbly offering support and openly welcoming approaches.
  • Innovative and creative, you proactively explore new ideas and adapt quickly to change.

#LI-MD1

What We Offer
The pay range below is for all roles at this level across all US locations and functions. Individual pay rates depend on a number of factors—including the role’s function and location, as well as the individual’s knowledge, skills, experience, education, and training. We also offer incentive opportunities that reward employees based on individual and company performance. 

This is in addition to our diverse package of benefits centered around the wellbeing of our employees and their loved ones. In addition to the usual Medical/Dental/Vision/401k, our inclusive rewards plan empowers our people to care for their whole selves. An investment in your future is an investment in ours.

Give Back With a charitable giving match and frequent opportunities to get involved, we take an active role in supporting the community.
Enjoy Time Away You’ll start with 4+ weeks of paid time off a year, plus holidays and sick leave, to rest and recharge.
Care for Family Whatever family means to you, we want to support you along the way—including a stipend for fertility care or adoption, medical travel support, and an errand service.
Prioritize Emotional Wellness With on-demand apps and paid therapy sessions, you’ll have support no matter where you are.
Stay Fit Eating well and being active are important parts of a healthy life. Our onsite Café and gym, plus virtual classes, make it easier.
Embrace Flexibility Benefits are best when you have the space to use them. That’s why we facilitate a flexible environment so you can find the right balance for you.

Base Pay Range

$177,100 - $282,900 USD

Equal Opportunity Employment Policy 

Samsung Semiconductor takes pride in being an equal opportunity workplace dedicated to fostering an environment where all individuals feel valued and empowered to excel, regardless of race, religion, color, age, disability, sex, gender identity, sexual orientation, ancestry, genetic information, marital status, national origin, political affiliation, or veteran status.

When selecting team members, we prioritize talent and qualities such as humility, kindness, and dedication. We extend comprehensive accommodations throughout our recruiting processes for candidates with disabilities, long-term conditions, neurodivergent individuals, or those requiring pregnancy-related support. All candidates scheduled for an interview will receive guidance on requesting accommodations.

Recruiting Agency Policy

We do not accept unsolicited resumes. Only authorized recruitment agencies that have a current and valid agreement with Samsung Semiconductor, Inc. are permitted to submit resumes for any job openings.

Covid-19 Policy
To help keep our employees, customers, and communities safe, we’ve developed guidelines for our teams. Currently, we encourage vaccination for all employees and may require it depending on job functions (e.g., traveling for business, meeting with customers). While visiting our offices or attending team events, we ask employees to complete a daily health questionnaire and complete a weekly COVID test. Our COVID policies are subject to change depending on public health, regulatory and business circumstances. 

Applicant Privacy Policy
https://semiconductor.samsung.com/us/careers/privacy

 

View Full Job Description
$177.1K - $282.9K/yr (Outscal est.)
$230.0K/yr avg.
San Jose, California, United States

Massachusetts, United States (On-Site)

California, United States (Hybrid)

California, United States (Hybrid)

California, United States (Hybrid)

California, United States (Hybrid)

California, United States (Hybrid)

California, United States (Hybrid)

California, United States (Hybrid)

California, United States (On-Site)

View All Jobs

Level Up Your Career in Game Development!

Transform Your Passion into Profession with Our Comprehensive Courses for Aspiring Game Developers.

Job Common Plug