Silicon AI/ML DFT Engineer, TPU, Google Cloud

6 Days ago • 3 Years + • Research & Development • Quality Assurance

About the job

Job Description

This role involves shaping the future of AI/ML hardware acceleration by developing cutting-edge TPU technology. Responsibilities include defining, implementing, and deploying advanced Design for Testing (DFT) methodologies for digital and mixed-signal chips or IPs. This includes defining silicon test strategies, creating DFT specifications for next-generation SoCs, designing and verifying DFT logic, and collaborating with test engineers on post-silicon activities. The goal is to reduce test costs, improve production quality, and enhance yield. The role requires expertise in DFT specification, architecture, insertion, and EDA test tools, along with experience in ASIC DFT synthesis, STA, simulation, and verification. Experience with IP integration, SoC cycles, fault modeling, and working with ATE engineers is preferred.
Must have:
  • Bachelor's degree in Electrical Engineering or related field
  • 3+ years DFT experience
  • EDA test tool experience (Spyglass, Tessent)
  • ASIC DFT synthesis, STA, simulation, verification
  • Develop DFT strategy and architecture
  • Insert and verify DFT logic
  • Document DFT architecture and test sequences
Good to have:
  • Master's degree in Electrical Engineering
  • IP integration experience
  • SoC cycles experience (silicon bring-up, debug)
  • Fault modeling experience
  • Experience with ATE engineers

Minimum qualifications:

  • Bachelor's degree in Electrical Engineering or a related field, or equivalent practical experience.
  • 3 years of experience in DFT specification definition architecture and insertion.
  • Experience using electronic design automation (EDA) test tools (e.g., Spyglass, Tessent).
  • Experience with ASIC DFT synthesis, STA, simulation, and verification flow.

Preferred qualifications:

  • Master's degree in Electrical Engineering.
  • Experience in IP integration (e.g., memories, test controllers, TAP, and MBIST).
  • Experience in SoC cycles, including silicon bring-up and silicon debug activities.
  • Experience in fault modeling.
  • Experience working with ATE engineers (e.g., silicon bring-up, patterns generation, debug, validation on automatic test equipment, and debug of silicon issues, etc.).

About the job

In this role, you’ll work to shape the future of AI/ML hardware acceleration. You will have an opportunity to drive cutting-edge TPU (Tensor Processing Unit) technology that powers Google's most demanding AI/ML applications. You’ll be part of a diverse team that pushes boundaries, developing custom silicon solutions that power the future of Google's TPU. You'll contribute to the innovation behind products loved by millions worldwide, and leverage your design and verification expertise to verify complex digital designs, with a specific focus on TPU architecture and its integration within AI/ML-driven systems.

In this role, you will be responsible for defining, implementing, and deploying advanced Design for Testing (DFT) methodologies for digital, mixed-signal chips, or IPs. You will define silicon test strategies, Implement, and create DFT specifications for next generation SoCs while working with the DFT Organization. You will design, insert, and verify the DFT logic, and will prepare for post-silicon and co-work/debug with test engineers. You will be responsible for reducing test cost, increasing production quality, and enhancing yield.

Behind everything our users see online is the architecture built by the Technical Infrastructure team to keep it running. From developing and maintaining our data centers to building the next generation of Google platforms, we make Google's product portfolio possible. We're proud to be our engineers' engineers and love voiding warranties by taking things apart so we can rebuild them. We keep our networks up and running, ensuring our users have the best and fastest experience possible.

Responsibilities

  • Develop DFT strategy and architecture, including hierarchical DFT/Memory Built-In Self Test (MBIST), IJTAG/TAP, and Hi-Speed IO.
  • Insert DFT logic, including boundary scan, scan chains, DFT Compression, Logic Built-In Self Test (BIST), Test Access Point (TAP) controller, Clock Control block, and other DFT IP blocks.
  • Insert and hook up MBIST logic including test collar around memories, MBIST controllers, eFuse logic, and connect to core and TAP interfaces.
  • Document DFT architecture and test sequences, including boot-up sequence associated with test pins.
  • Complete all Test Design Rule Checks (TDRC) and design changes to fix TDRC violations to achieve test quality and support post-silicon test team.
View Full Job Description

Add your resume

80%

Upload your resume, increase your shortlisting chances by 80%

About The Company

A problem isn't truly solved until it's solved for all. Googlers build products that help create opportunities for everyone, whether down the street or across the globe. Bring your insight, imagination and a healthy disregard for the impossible. Bring everything that makes you unique. Together, we can build for everyone.

San Francisco, California, United States (On-Site)

Warsaw, Masovian Voivodeship, Poland (On-Site)

San Bruno, California, United States (On-Site)

Mexico City, Mexico City, Mexico (On-Site)

Dublin, County Dublin, Ireland (On-Site)

Hyderabad, Telangana, India (On-Site)

Sunnyvale, California, United States (On-Site)

View All Jobs

Get notified when new jobs are added by Google

Similar Jobs

Axinous - Regional Sales Director, Brazil

Axinous, Brazil (Remote)

PlayStation Global - Manager, Advertising Operations

PlayStation Global, United Kingdom (Hybrid)

PwC - AES SAP ACM Manager - Operate

PwC, India (On-Site)

BP - Operations Excellence Lead

BP, India (Hybrid)

Iksha Labs - Senior C++ Engineer

Iksha Labs, India (On-Site)

Wind River Systems - Senior Cloud Solutions Architect

Wind River Systems, Singapore (On-Site)

Microsoft - Research Intern - Applied AI for Science

Microsoft, United States (On-Site)

Get notifed when new similar jobs are uploaded

Similar Skill Jobs

Microsoft - EPC Planning Lead - Kuala Lumpur

Microsoft, Malaysia (On-Site)

Netflix - Manager, Industrial Engineering - Netflix House

Netflix, United States (On-Site)

Keywords Studios (Player Support) - Resource Management Lead

Keywords Studios (Player Support), Poland (Remote)

Rare - Principal VFX Artist

Rare, United Kingdom (Hybrid)

Verizon - Experience Designer II (INTL)

Verizon, India (Hybrid)

Futurum Technology  - IT Sales Partner Benelux

Futurum Technology , Netherlands (On-Site)

Trend Micro - Major Account Manager, West

Trend Micro, India (On-Site)

Get notifed when new similar jobs are uploaded

Research & Development Jobs

Power Integrations - Development Lead (Backend)

Power Integrations, Philippines (On-Site)

Aera Technology - Software Engineer (Python/ Machine Learning)

Aera Technology, India (Hybrid)

Tama Systems India   - Embedded Engineer

Tama Systems India , India (On-Site)

Meta - ASIC Engineer, Design

Meta, United States (On-Site)

Regent Craft - Senior Vehicle Software Engineer

Regent Craft, United States (On-Site)

Riot Games - Senior VFX Artist - Teamfight Tactics

Riot Games, United States (On-Site)

Get notifed when new similar jobs are uploaded