CPU Design for Test Engineer

2 Weeks ago • 2 Years + • Research & Development

Job Summary

Job Description

This role involves crucial Design for Testing (DFT) support for devices going to production. Responsibilities include developing DFT flows, automation, and methodology; executing DFT activities; and managing testing vectors end-to-end—from generating DFT content and debugging to meeting coverage goals, gate-level simulation, DFT sign-off to tapeout, and result debugging. The engineer will work with various teams (Design, Verification, Physical Design) to ensure DFT Scan requirements are met and dependencies are managed. The position focuses on designing, implementing, and verifying DFT solutions for ASICs, developing DFT strategies for hierarchical DFT, Scan, and ATPG, and performing ATPG scan, coverage debug, and motivating design fixes.
Must have:
  • Bachelor's degree in relevant field
  • 2+ years ATPG experience
  • DFT scan design and verification experience
  • DFT techniques and tools experience
  • ASIC DFT synthesis, simulation, and verification
Good to have:
  • Master's degree in Electrical Engineering
  • ATE engineer experience
  • SoC cycle experience
  • IP integration experience
  • Fault modeling experience

Job Details


Minimum qualifications:

  • Bachelor's degree in Electrical Engineering, Computer Engineering, or a related field, or equivalent practical experience.
  • 2 years of experience in Automatic Test Pattern Generation (ATPG) methods.
  • Experience with multiple projects in Design for Testing (DFT) scan design and verification.
  • Experience with Design for Testing (DFT) techniques and tools, Application-Specific Integrated Circuit (ASIC) Design for Testing synthesis, simulation, and verification flow.

Preferred qualifications:

  • Master's degree in Electrical Engineering.
  • Experience working with Automated Test Equipment (ATE) engineers (e.g., silicon bring-up, patterns generation, debug, validation on automatic test equipment, debug of silicon issues).
  • Experience in System on a chip (SoC) cycles, including silicon bringup and silicon debug activities.
  • Experience in IP integration (e.g., memories, test controllers, Test Access Point (TAP), and Memory Built-In Self Test (MBIST)).
  • Experience in fault modeling.

About the job

Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.

In this role, you will play a crucial role in Design for Testing (DFT), and support devices to production. You will be responsible for developing flows, automation, and methodology, executing DFT activities. You will be responsible for testing vectors end to end, from generating DFT content, debugging to coverage goals, simulating it at gate level, sign-off DFT to tapeout, and debugging results.

The ML, Systems, & Cloud AI (MSCA) organization at Google designs, implements, and manages the hardware, software, machine learning, and systems infrastructure for all Google services (Search, YouTube, etc.) and Google Cloud. Our end users are Googlers, Cloud customers and the billions of people who use Google services around the world.

We prioritize security, efficiency, and reliability across everything we do - from developing our latest TPUs to running a global network, while driving towards shaping the future of hyperscale computing. Our global impact spans software and hardware, including Google Cloud’s Vertex AI, the leading AI platform for bringing Gemini models to enterprise customers.

Responsibilities

  • Execute activities in the design, implementation, and verification of Design for Testing solutions for Application-Specific Integrated Circuit (ASICs).
  • Develop DFT strategy for hierarchical DFT, Scan, and Automatic Test Pattern Generation (ATPG).
  • Perform ATPG scan, cover debug and motivate design fixes for coverage and quality improvements.
  • Perform scan verification at Register-Transfer Level (RTL) and gate level.
  • Work with other Engineering teams (e.g., Design, Verification, Physical Design) to ensure that DFT Scan requirements are met and mutual dependencies are managed.

Similar Jobs

Interactive Brokers - Client Services Representative

Interactive Brokers

Sydney, New South Wales, Australia (On-Site)
8 Hours ago
ByteDance - Facilities Analyst, AMS

ByteDance

San Jose, California, United States (On-Site)
2 Weeks ago
Amber - Localization Quality Assurance (Norwegian)

Amber

Quebec, Canada (Hybrid)
2 Months ago
Rackspace Technology - Security Engineer L3 (Endpoint Security)

Rackspace Technology

Gurugram, Haryana, India (Remote)
1 Month ago
Google - Senior SoC Power Engineer

Google

Tel Aviv-Yafo, Tel Aviv District, Israel (On-Site)
1 Week ago
Corsair - Senior Hardware Developer

Corsair

Landshut, Bavaria, Germany (On-Site)
1 Month ago
ByteDance - Software Engineer Large Model System Graduate (Machine Learning Sys-US) - 2024 Start (BS/MS)

ByteDance

Seattle, Washington, United States (On-Site)
6 Months ago
NVIDIA - Senior Software Engineer

NVIDIA

Tel Aviv-Yafo, Tel Aviv District, Israel (On-Site)
2 Months ago
Google - Senior Staff Research Scientist

Google

Mountain View, California, United States (On-Site)
2 Weeks ago
Riot Games - Senior Researcher, Wild Rift

Riot Games

Shanghai, Shanghai, China (On-Site)
1 Month ago

Get notifed when new similar jobs are uploaded

Similar Skill Jobs

Mozilla - Staff Machine Learning Engineer, Gen AI

Mozilla

Netherlands (Remote)
6 Months ago
Rackspace Technology - Sr Service Now Developer III-IN (R-20074)

Rackspace Technology

India (Remote)
6 Months ago
Evolution - Customer Service - Japanese Speaking Game Presenter

Evolution

Burnaby, British Columbia, Canada (On-Site)
2 Weeks ago
Tesla - Senior Construction Manager - MEP

Tesla

Brandenburg, Germany (On-Site)
2 Months ago
Ness - Associate Partner of Data Streaming Solutions

Ness

United States (Hybrid)
2 Weeks ago
Tencent - Public Affairs Director

Tencent

(On-Site)
1 Month ago
ARHS - Functioneel Analyst

ARHS

Leuven, Flanders, Belgium (On-Site)
6 Months ago
Google - Senior Server Qualification Engineer

Google

Taipei City, Taiwan (On-Site)
1 Week ago
Microsoft - Principal Applied Scientist

Microsoft

Noida, Uttar Pradesh, India (On-Site)
3 Days ago

Get notifed when new similar jobs are uploaded

Jobs in Tel Aviv-Yafo, Tel Aviv District, Israel

Google - CPU Performance Modeling Engineer

Google

Tel Aviv-Yafo, Tel Aviv District, Israel (On-Site)
2 Weeks ago
Playtika - LMS & Learning Ops Manager

Playtika

Israel (On-Site)
1 Month ago
Playtika - Graphic Designer - Temporary

Playtika

Israel (On-Site)
3 Months ago
DraftKings - Software Engineer

DraftKings

Tel Aviv-Yafo, Tel Aviv District, Israel (On-Site)
2 Weeks ago
Varonis  - Frontend Angular Engineer - AI Security

Varonis

Herzliya, Tel Aviv District, Israel (Hybrid)
1 Month ago
Google - Senior Design Engineer, Networking, Google Cloud

Google

Tel Aviv-Yafo, Tel Aviv District, Israel (On-Site)
2 Weeks ago
Octopus - DevOps Team Lead

Octopus

Israel (Hybrid)
4 Months ago
Unity - Mobile Automation Engineer

Unity

Tel Aviv-Yafo, Tel Aviv District, Israel (On-Site)
1 Month ago
Varonis  - Python Developer

Varonis

Herzliya, Tel Aviv District, Israel (Hybrid)
4 Months ago
Google - Software Engineer III, Control Plane, Google Cloud

Google

Tel Aviv-Yafo, Tel Aviv District, Israel (On-Site)
2 Weeks ago

Get notifed when new similar jobs are uploaded

Research & Development Jobs

ByteDance - Senior Algorithm Engineer, Trust and Safety

ByteDance

Singapore (On-Site)
6 Months ago
NVIDIA - Senior Circuit Design Engineer

NVIDIA

Austin, Texas, United States (Hybrid)
2 Weeks ago
Google - CPU Silicon Validation Lead

Google

Tel Aviv-Yafo, Tel Aviv District, Israel (On-Site)
1 Week ago
Microsoft - Principal Researcher-Systems & Networking

Microsoft

Vancouver, British Columbia, Canada (On-Site)
3 Days ago
NVIDIA - Senior Chip Architect

NVIDIA

Ra'anana, Center District, Israel (On-Site)
2 Months ago
Samsung Semiconductor - Senior Staff Engineer, Design Verification

Samsung Semiconductor

San Jose, California, United States (On-Site)
3 Weeks ago
Riot Games - Senior User Researcher

Riot Games

Shanghai, Shanghai, China (On-Site)
9 Months ago
Google - Software Engineering Manager II, NodeOS

Google

Warsaw, Masovian Voivodeship, Poland (On-Site)
2 Weeks ago
NVIDIA - Senior Program Manager - Chip Design

NVIDIA

Tel Aviv-Yafo, Tel Aviv District, Israel (On-Site)
1 Month ago
NVIDIA - Silicon Performance, Power, and Binning Tools Engineer

NVIDIA

Shanghai, Shanghai, China (On-Site)
1 Month ago

Get notifed when new similar jobs are uploaded

About The Company

A problem isn't truly solved until it's solved for all. Googlers build products that help create opportunities for everyone, whether down the street or across the globe. Bring your insight, imagination and a healthy disregard for the impossible. Bring everything that makes you unique. Together, we can build for everyone.

Mountain View, California, United States (On-Site)

Mountain View, California, United States (On-Site)

Bengaluru, Karnataka, India (On-Site)

Bengaluru, Karnataka, India (On-Site)

Bengaluru, Karnataka, India (On-Site)

Bengaluru, Karnataka, India (On-Site)

Bengaluru, Karnataka, India (On-Site)

View All Jobs

Get notified when new jobs are added by Google

Level Up Your Career in Game Development!

Transform Your Passion into Profession with Our Comprehensive Courses for Aspiring Game Developers.

Job Common Plug