Physical Design Lead, Static Timing Analysis

1 Hour ago • 10-15 Years • Research & Development

About the job

Job Description

This role involves leading the static timing analysis for the physical implementation of complex ASICs at Google. Responsibilities include creating and validating timing constraints, performing full-chip timing analysis and ECO creation, and overseeing final timing sign-off. The role requires developing and supporting static timing methodologies, automation scripts, and documentation. You will perform technical evaluations of EDA tools and work with cross-functional teams (architecture, logic design, DFT) to implement their requirements. The position demands expertise in static timing analysis, EDA tools (Primetime, Tempus, etc.), and experience with high-performance compute ASICs.
Must have:
  • 10+ years STA experience
  • Full chip timing signoff ownership
  • EDA tool expertise (Primetime, Tempus)
  • Timing closure and ECO creation
  • Constraint authoring and verification
Good to have:
  • 15+ years STA experience
  • Leading physical design aspects
  • Semiconductor device physics knowledge
  • SPICE simulation experience
  • Data analysis and QoR metric extraction
Perks:
  • Bonus
  • Equity
  • Benefits

Minimum qualifications:

  • Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related technical field, or equivalent practical experience.
  • 10 years of experience in static timing (i.e., full chip timing signoff ownership, constraint authoring and verification, full chip static timing analysis and timing ECO creation, timing margins).
  • Experience with Electronic design automation (EDA) tools (i.e. Primetime, Tempus, Timevision, STAR-RC) and EDA Tcl commands for timing analysis, timing closure, parasitic extraction, noise glitch, crosstalk).

Preferred qualifications:

  • 15 years of experience in the domain of static timing analysis.
  • Experience leading one or more aspects of physical design or physical design flow/methodology, to successful tape-outs and shipping silicon.
  • Experience in extraction of design parameters, QoR metrics, and analyzing data trends.
  • Knowledge of semiconductor device physics and Simulation Program with Integrated Circuit Emphasis (SPICE) simulation and full-chip static timing topics, including clocking, timing exceptions, time budgeting, IO interface timing, ECOs, and constraint verification.

About the job

Be part of a diverse team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.

In this role, you will work on the physical implementation of Application-specific integrated circuits (ASIC) using advanced technology nodes. You will work on timing margin derivation, constraint development and validation, and timing closure of large, complex high performance compute ASICs. You will develop static timing methodologies, margins, automation scripts, and write documentation. You will perform technical evaluations of vendors, tools, methodologies, and will provide recommendations. Additionally, you will work with architecture, logic design, and Design for testing (DFT) teams to understand and implement their requirements.

Behind everything our users see online is the architecture built by the Technical Infrastructure team to keep it running. From developing and maintaining our data centers to building the next generation of Google platforms, we make Google's product portfolio possible. We're proud to be our engineers' engineers and love voiding warranties by taking things apart so we can rebuild them. We keep our networks up and running, ensuring our users have the best and fastest experience possible.

The US base salary range for this full-time position is $177,000-$266,000 + bonus + equity + benefits. Our salary ranges are determined by role, level, and location. The range displayed on each job posting reflects the minimum and maximum target salaries for the position across all US locations. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific salary range for your preferred location during the hiring process.

Please note that the compensation details listed in US role postings reflect the base salary only, and do not include bonus, equity, or benefits. Learn more about .

Responsibilities

  • Own chip timing constraint creation and validation, timing sign-off margins and checklist criteria. Perform full chip timing analysis and timing Engineering Change Order (ECO) creation, and oversee final timing sign-off for complex Application-specific integrated circuits (ASIC).
  • Lead both static timing analysis methodology development and support, as well as chip implementation and timing signoff execution.
  • Develop, support and execute implementation flows around industry-standard static timing and parasitic extraction tools.
  • Perform technical evaluations of Electronic design automation (EDA) tools and provide recommendations, documentation, and training.
  • Debug flow issues reported by your wider team and work with EDA vendors to resolve them where necessary.
View Full Job Description
$177.0K - $266.0K/yr (Outscal est.)
$221.5K/yr avg.
Sunnyvale, California, United States

Add your resume

80%

Upload your resume, increase your shortlisting chances by 80%

About The Company

A problem isn't truly solved until it's solved for all. Googlers build products that help create opportunities for everyone, whether down the street or across the globe. Bring your insight, imagination and a healthy disregard for the impossible. Bring everything that makes you unique. Together, we can build for everyone.

Mountain View, California, United States (On-Site)

Tel Aviv-Yafo, Tel Aviv District, Israel (On-Site)

State Of Minas Gerais, Brazil (On-Site)

San Francisco, California, United States (On-Site)

Eemshaven, Groningen, Netherlands (On-Site)

Taipei City, Taiwan (On-Site)

Warsaw, Masovian Voivodeship, Poland (On-Site)

Hyderabad, Telangana, India (On-Site)

Hyderabad, Telangana, India (On-Site)

View All Jobs

Get notified when new jobs are added by Google

Similar Jobs

Contract Based - Game Developer

Contract Based, India (On-Site)

Rockstar Games - Animation R&D Programmer

Rockstar Games, Canada (On-Site)

Magna International - Quality Assurance Engineer

Magna International, India (On-Site)

Monsters - Senior Gameplay Engineer

Monsters, United States (On-Site)

Climax Studios - Environment Artist (UK based)

Climax Studios, United Kingdom (On-Site)

Google - Student Researcher, PhD, Winter/Summer 2025

Google, United States (On-Site)

Rec Room - Machine Learning Engineer

Rec Room, United States (Remote)

Fabric - Applied Cryptographer, ZKP Research

Fabric, United States (Remote)

Adept Global - 3D Geometry Engineer

Adept Global, India (On-Site)

Get notifed when new similar jobs are uploaded

Similar Skill Jobs

Keywords Studios (Player Support) - Art Director

Keywords Studios (Player Support), Australia (On-Site)

Playrix - Lead Technical Designer

Playrix, Portugal (Remote)

Tamatem Games - Senior Unity Developer

Tamatem Games, Jordan (On-Site)

MSKC GAME STUDIO   - Game Artist

MSKC GAME STUDIO , India (On-Site)

HFG Entertainments   - Unity Game Developer

HFG Entertainments , India (On-Site)

Arrise Solutions (India)   - 3D Animation Lead

Arrise Solutions (India) , India (On-Site)

Windranger Labs - Executive Assistant

Windranger Labs, (Remote)

Gameplay Galaxy - Marketing - Promo Artist

Gameplay Galaxy, British Virgin Islands (Remote)

Room 8 Studio - Realistic Environment Concept Artist Senior

Room 8 Studio, Georgia (On-Site)

Get notifed when new similar jobs are uploaded

Jobs in Sunnyvale, California, United States

Barracuda Networks  Inc  - Lead Development Representative Intern

Barracuda Networks Inc , United States (On-Site)

Genies - Senior Games Recruiter

Genies, United States (On-Site)

The Walt Disney Company - Senior Financial Analyst

The Walt Disney Company, United States (On-Site)

ByteDance - Senior Machine Learning Engineer - AML Algorithm

ByteDance, United States (On-Site)

Sonar Source - Engineering Manager

Sonar Source, United States (On-Site)

Intel Corporation - SAP and Vistex Software Developer

Intel Corporation, United States (Hybrid)

Google - Principal Engineer, Generative AI

Google, United States (On-Site)

ION - Senior Technical Consultant - Endur

ION, United States (On-Site)

Next Level Business Services - Cloud Architect

Next Level Business Services, United States (On-Site)

Get notifed when new similar jobs are uploaded

Research & Development Jobs

Riot Games - Compensation Partner III

Riot Games, Ireland (On-Site)

Zoox - Director, EE & Sensor Integration

Zoox, United States (On-Site)

Fabric - Applied Researcher, Cryptography Hardware

Fabric, United States (Remote)

 Sagecor Solutions - Embedded Developer 2 (CFG - 024)

Sagecor Solutions, United States (On-Site)

ByteDance - Research Scientist, Applied GAI-Vision

ByteDance, United States (On-Site)

Activate Games - Electronics Assembler (Night Shift)

Activate Games, Canada (On-Site)

Get notifed when new similar jobs are uploaded