Distinguish Engineer Design

12 Minutes ago • 10 Years + • $194,290 PA - $291,000 PA
Design

Job Description

Marvell Custom Solutions develops cutting-edge solutions for large AI, cloud data center, and telecom customers, focusing on SoCs with best-in-class performance, advanced packaging, and low-power techniques. As a Distinguish Engineer Design, you will lead a team in defining and designing Marvell PCIe gen7 IP, ensuring robust integration into SoC verification environments. Responsibilities include driving key test logic for effective debugging, owning and resolving failures in verification and validation, and mentoring junior engineers to achieve successful project outcomes.
Must Have:
  • Lead a small team of engineers to define and design Marvell PCIe gen7 IP development.
  • Work closely with verification team to enable PCIe testbenches.
  • Drive key test logic for effective debugging in pre-silicon validation and post silicon debug.
  • Own and debug failures in verification and validation platforms.
  • Coach and mentor junior engineers of the team.
  • Bachelor’s degree in Computer Science, Electrical Engineering or related fields and 17+ years of related professional experience (or Master's with 12+, or PhD with 10+).
  • Strong background in PCIe protocol and application with at least 10 years of experience in leading role of design definition and implementation.
  • Strong background in SoC design flow and methodology.
  • Knowledgeable in how IP and SoC design can be verified at verification and pre-Si validation.
  • Effective interpersonal and teamwork skills.
  • Participate in problem solving and quality improvement activities.
  • Demonstrate initiative and a bias for thoughtful action.
  • Grounded, detail-oriented, always backs up ideas with facts.
Perks:
  • Base pay
  • Bonus
  • Equity
  • Health and financial wellbeing
  • Flexible time off
  • 401k
  • Year-end shutdown
  • Floating holidays
  • Paid time off to volunteer

Add these skills to join the top 1% applicants for this job

team-management
communication
problem-solving
game-texts

About Marvell

Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, automotive, and carrier architectures, our innovative technology is enabling new possibilities. At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead.

Your Team, Your Impact

Marvell Custom Solutions develops cutting-edge solutions for large AI, cloud data center, and telecom customers. The SoCs encompass best-in-class performance, advanced die-to-die and packaging technology, and optimized low-power techniques. As part of the Marvell Data Center Design Verification Team, you will verify all of the circuitry that goes inside our chips for the general market and for specific customers. These chips use highly advanced technology to facilitate data transfers at high speeds, and you will help verify that each design meets our customers’ specifications whether they’re a major hyperscaler company or telecom organization, etc.

What You Can Expect

  • Lead a small team of engineers to define and design Marvell PCIe gen7 IP development that can be deployed across different SoC usage and configuration
  • Work closely with verification team to enable PCIe testbenches that enable robust and ease of integration into different SoCs verification environments
  • Drive key test logic that allow effective debugging both in pre-silicon validation and post silicon debug and bring up.
  • Own and debug failures in both verification and validation platforms to root-cause problems
  • Coach and mentor junior engineers of the team when necessary to achieve successful project outcomes.

What We're Looking For

  • Bachelor’s degree in Computer Science, Electrical Engineering or related fields and 17+ years of related professional experience. OR Master’s degree in Computer Science, Electrical Engineering or related fields with 12+ years of experience. OR PhD in Computer Science, Electrical Engineering or related fields with 10+ years of experience.
  • Strong background in PCIe protocol and application with at least 10 years of experience in leading role of design definition and implementation both at IP and SoC level in this area
  • Strong background in SoC design flow and methodology
  • Knowledgeable in how IP and SoC design can be verified at verification and pre-Si validation to achieve full functionality
  • Must have effective interpersonal and teamwork skills.
  • Participate in problem solving and quality improvement activities.
  • Demonstrate initiative and a bias for thoughtful action.
  • Grounded, detail-oriented, always backs up ideas with facts.

Expected Base Pay Range (USD)

194,290 - 291,000, $ per annum

The successful candidate’s starting base pay will be determined based on job-related skills, experience, qualifications, work location and market conditions. The expected base pay range for this role may be modified based on market conditions.

Additional Compensation and Benefit Elements

At Marvell, we offer a total compensation package with a base, bonus and equity. Health and financial wellbeing are part of the package. That means flexible time off, 401k, plus a year-end shutdown, floating holidays, paid time off to volunteer. Have a question about our benefits packages - health or financial? Ask your recruiter during the interview process.

All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status.

Any applicant who requires a reasonable accommodation during the selection process should contact Marvell HR Helpdesk at TAOps@marvell.com.

Interview Integrity

As part of our commitment to fair and authentic hiring practices, we ask that candidates do not use AI tools (e.g., transcription apps, real-time answer generators like ChatGPT, CoPilot, or note-taking bots) during interviews. Our interviews are designed to assess your personal experience, thought process, and communication skills in real-time. If a candidate uses such tools during an interview, they will be disqualified from the hiring process.

Export Control Notice

This position may require access to technology and/or software subject to U.S. export control laws and regulations, including the Export Administration Regulations (EAR). As such, applicants must be eligible to access export-controlled information as defined under applicable law. Marvell may be required to obtain export licensing approval from the U.S. Department of Commerce and/or the U.S. Department of State. Except for U.S. citizens, lawful permanent residents, or protected individuals as defined by 8 U.S.C. 1324b(a)(3), all applicants may be subject to an export license review process prior to employment.

#LI-NF1

Set alerts for more jobs like Distinguish Engineer Design
Set alerts for new jobs by Marvell
Set alerts for new Design jobs in United States
Set alerts for new jobs in United States
Set alerts for Design (Remote) jobs
Contact Us
hello@outscal.com
Made in INDIA 💛💙