Principal Design Verification Engineer

27 Minutes ago • 5-15 Years
Quality Assurance

Job Description

The Central Engineering AMS-IP team provides leading-edge SerDes PHY solutions and other Analog Mixed-Signal IPs to support all Marvell products. As an ASIC design engineer, you will be responsible for the design, verification, and evaluation of digital circuits in high-speed data communication ICs, involved in verification plan development, test environment setup, modeling, testcase development, and execution for block and/or chip level verification.
Good To Have:
  • Experience with VIPs
  • Formal verification
  • PCIe, UCIe protocol knowledge
  • Low power design
  • MATLAB and C/C++ based system simulation and evaluation
  • DSP function hardware implementation knowledge
  • Strong Perl and Python scripting
Must Have:
  • Fundamental concepts in digital logic design
  • Understand ASIC verification flows and methodologies
  • Proficiency in Verilog, SystemVerilog, UVM
  • Proficiency in UNIX Shell scripting (Csh, Bash)
Perks:
  • Competitive compensation
  • Great benefits
  • Workstyle within an environment of shared collaboration, transparency, and inclusivity
  • Tools and resources to succeed
  • Opportunities to grow and develop

Add these skills to join the top 1% applicants for this job

team-management
communication
cpp
game-texts
unix
python
matlab
shell
perl
bash

About Marvell

Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, and carrier architectures, our innovative technology is enabling new possibilities.

At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead.

Your Team, Your Impact

Central Engineering AMS-IP team provides leading-edge SerDes PHY solutions and other Analog Mixed-Signal IPs to support all Marvell products.

What You Can Expect

ASIC design engineer responsible for the design, verification and evaluation of digital circuits in high-speed data communication ICs. The candidate will be involved in verification plan development, test environment setup, modeling, testcase development and execution. He/She will be responsible for block and /or chip level verification.

The responsibilities include but not limited to.

  • Design verification for various type of SerDes IPs ranging from 10Gbps to 224Gbps data-rates for different applications.
  • Use and improve UVM DV environment
  • Improve the design methodology and flow.
  • Collaborate with Analog/DSP/Digital Design/FW/AE teams to deliver the competitive SerDes IP solutions for all the Marvell product lines.
  • Provide the support to the product teams, for both pre and post silicon

What We're Looking For

Bachelor’s degree in Computer Science, Electrical Engineering or related fields and 10-15 years of related professional experience.

Master’s degree and/or PhD in Computer Science, Electrical Engineering or related fields with 5-10 years of experience.

Good personal communication skills and team working spirit.

Hardworking and motivated to be part of a highly competent design team.

Good communication and leadership skills to work with a global team.

Must be proficient in the following skills:

  • Fundamental concepts in digital logic design
  • Understand ASIC verification flows and methodologies
  • Verilog, SystemVerilog, UVM
  • UNIX Shell scripting (Csh, Bash)

Highly desirable skills:

  • Experience with VIPs
  • Formal verification
  • PCIe, UCIe protocol knowledge
  • Low power design
  • MATLAB and C/C++ based system simulation and evaluation
  • DSP function hardware implementation knowledge
  • Strong Perl and Python scripting

Additional Compensation and Benefit Elements

With competitive compensation and great benefits, you will enjoy our workstyle within an environment of shared collaboration, transparency, and inclusivity. We’re dedicated to giving our people the tools and resources they need to succeed in doing work that matters, and to grow and develop with us. For additional information on what it’s like to work at Marvell, visit our Careers page.

All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status.

Interview Integrity

As part of our commitment to fair and authentic hiring practices, we ask that candidates do not use AI tools (e.g., transcription apps, real-time answer generators like ChatGPT, CoPilot, or note-taking bots) during interviews.

Our interviews are designed to assess your personal experience, thought process, and communication skills in real-time. If a candidate uses such tools during an interview, they will be disqualified from the hiring process.

This position may require access to technology and/or software subject to U.S. export control laws and regulations, including the Export Administration Regulations (EAR). As such, applicants must be eligible to access export-controlled information as defined under applicable law. Marvell may be required to obtain export licensing approval from the U.S. Department of Commerce and/or the U.S. Department of State. Except for U.S. citizens, lawful permanent residents, or protected individuals as defined by 8 U.S.C. 1324b(a)(3), all applicants may be subject to an export license review process prior to employment.

#LI-TD1

Set alerts for more jobs like Principal Design Verification Engineer
Set alerts for new jobs by Marvell
Set alerts for new Quality Assurance jobs in Canada
Set alerts for new jobs in Canada
Set alerts for Quality Assurance (Remote) jobs
Contact Us
hello@outscal.com
Made in INDIA 💛💙