Senior Staff Engineer, Physical Design

6 Minutes ago • 8 Years +
Software Development & Engineering

Job Description

Marvell is seeking a Senior Staff Engineer for Physical Design to work on next-generation, high-performance processor chips for server, 5G/6G, and networking applications. This role involves physical design and methodology development, collaborating with global teams on complex chip designs, ensuring convergence and integration, and implementing multi-voltage designs using industry-standard EDA tools. The engineer will also drive assembly and design closure with RTL teams and mentor junior colleagues.
Good To Have:
  • Experience with multi-voltage and low-power design techniques.
  • Experience with Cadence Innovus.
Must Have:
  • Work with design teams across various disciplines such as Digital/RTL/Analog to ensure design convergence and integration in a timely manner.
  • Implement/support designs with multi-voltage designs through all aspects of implementation (place and route, static timing, physical verification) using industry standard EDA tools.
  • Work with RTL design teams to drive assembly and design closure.
  • Provide technical direction, coaching, and mentoring to junior employees and colleagues when necessary to achieve successful project outcomes.
  • Write scripts in Shell, Python, and TCL to extract data and achieve productivity enhancements through automation.
  • Bachelor’s, Master’s, or PhD degree in Electrical Engineering, Computer Engineering, or a related field.
  • 8+ years of progressive experience in back-end physical design and verification.
  • Expertise in full-chip & sub-hierarchy integration.
  • Experience integrating and taping out large designs utilizing a digital design environment.
  • Good understanding of RTL to GDS flows and methodology.
  • Good scripting skills in Perl, tcl and Python.
  • Good understanding of digital logic and computer architecture.
  • Knowledge of Verilog.
  • Good communication skills and self-discipline contributing in a team environment.
Perks:
  • Competitive compensation
  • Great benefits
  • Workstyle within an environment of shared collaboration, transparency, and inclusivity
  • Tools and resources to succeed in doing work that matters
  • Opportunities to grow and develop

Add these skills to join the top 1% applicants for this job

communication
game-texts
networking
back-end
python
shell
perl

About Marvell

Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, automotive, and carrier architectures, our innovative technology is enabling new possibilities.

At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead.

Your Team, Your Impact

Built on decades of expertise and execution, Marvell’s custom Processor/ASIC solution offers a differentiated approach with a best-in-class portfolio of data infrastructure intellectual property (IP) and a wide array of flexible business models. In this unique role, you’ll have the opportunity to work on both the physical design and methodology for future designs of our next-generation, high-performance processor chips in a leading-edge CMOS process technology, targeted at server, 5G/6G, and networking applications

What You Can Expect

You will work with both local and global team members on the physical design of complex chips as well as the methodology to enable an efficient and robust design process. This position also provides an exciting platform to engage with diverse engineering challenges within a collaborative and innovative environment at Marvell.

Key responsibilities include:

  • Work with design teams across various disciplines such as Digital/RTL/Analog to ensure design convergence and integration in a timely manner.
  • Implement/support designs with multi-voltage designs through all aspects of implementation (place and route, static timing, physical verification) using industry standard EDA tools.
  • Work with RTL design teams to drive assembly and design closure.
  • Provide technical direction, coaching, and mentoring to junior employees and colleagues when necessary to achieve successful project outcomes.
  • Write scripts in Shell, Python, and TCL to extract data and achieve productivity enhancements through automation.

What We're Looking For

To be successful in this role you must:

  • Bachelor’s, Master’s, or PhD degree in Electrical Engineering, Computer Engineering, or a related field.
  • 8+ years of progressive experience in back-end physical design and verification.
  • Expertise in full-chip & sub-hierarchy integration.
  • Experience integrating and taping out large designs utilizing a digital design environment.
  • Good understanding of RTL to GDS flows and methodology.
  • Good scripting skills in Perl, tcl and Python.
  • Good understanding of digital logic and computer architecture
  • Knowledge of Verilog.
  • Good communication skills and self-discipline contributing in a team environment.
  • Experience with multi-voltage and low-power design techniques is a plus.
  • Experience with Cadence Innovus is preferred.

Additional Compensation and Benefit Elements

With competitive compensation and great benefits, you will enjoy our workstyle within an environment of shared collaboration, transparency, and inclusivity. We’re dedicated to giving our people the tools and resources they need to succeed in doing work that matters, and to grow and develop with us. For additional information on what it’s like to work at Marvell, visit our Careers page.

All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status.

Interview Integrity

As part of our commitment to fair and authentic hiring practices, we ask that candidates do not use AI tools (e.g., transcription apps, real-time answer generators like ChatGPT, CoPilot, or note-taking bots) during interviews.

Our interviews are designed to assess your personal experience, thought process, and communication skills in real-time. If a candidate uses such tools during an interview, they will be disqualified from the hiring process.

This position may require access to technology and/or software subject to U.S. export control laws and regulations, including the Export Administration Regulations (EAR). As such, applicants must be eligible to access export-controlled information as defined under applicable law. Marvell may be required to obtain export licensing approval from the U.S. Department of Commerce and/or the U.S. Department of State. Except for U.S. citizens, lawful permanent residents, or protected individuals as defined by 8 U.S.C. 1324b(a)(3), all applicants may be subject to an export license review process prior to employment.

#LI-UN1

Set alerts for more jobs like Senior Staff Engineer, Physical Design
Set alerts for new jobs by Marvell
Set alerts for new Software Development & Engineering jobs in Vietnam
Set alerts for new jobs in Vietnam
Set alerts for Software Development & Engineering (Remote) jobs
Contact Us
hello@outscal.com
Made in INDIA 💛💙