Analog IC Design Engineer, Principal Engineer

13 Minutes ago • 10 Years + • $165,630 PA - $248,100 PA
Software Development & Engineering

Job Description

This role is for a Principal Analog IC Designer in Marvell's Central Engineering - AMS IP team, focusing on sophisticated CMOS transceiver/SERDES/PLL products. Responsibilities include architectural investigations and implementation of circuits like PLL, DLL, ADC, regulators, amplifiers, TX, RX, CDRs, and design verification using tools like SPICE, Spectre, and MATLAB. The successful candidate will lead a team, interface with various engineering teams, and manage analog IP delivery from concept to production.
Good To Have:
  • Experience with design D2D interface such as UCIe.
  • Experience with 112G+ SerDes speed, especially short reach and low power designs.
  • Experience in Single-ended High Density Parallel Interface for Chip to Chip Communication, DDR5/LPDDR5; GDDR6/LPDDR6.
Must Have:
  • Experience in PLL, Data Converters, Oscillators, and high-speed SerDes design.
  • Proficiency with analog design and verification tools (Virtuoso, Spectre, ADE, post layout extraction).
  • Knowledge of signal integrity improvement, noise reduction, and Multi-GHz low-jitter clock generation/distribution.
  • Understanding of analog layouts in FinFet and their impact on high-speed designs.
  • Experience in system-level pre-tape out analog validation.
  • Experience in lab chip bring-up and debugging.
Perks:
  • Base, bonus, and equity compensation
  • Health and financial wellbeing benefits
  • Flexible time off
  • 401k
  • Year-end shutdown
  • Floating holidays
  • Paid time off to volunteer

Add these skills to join the top 1% applicants for this job

communication
problem-solving
game-texts
matlab

About Marvell

Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, automotive, and carrier architectures, our innovative technology is enabling new possibilities.

At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead.

Your Team, Your Impact

Central Engineering - AMS IP

What You Can Expect

Seeking a Principal Analog IC Designer to be part of a Marvell's central engineering team designing highly sophisticated CMOS transceiver/SERDES/PLL products. Responsibilities would span architectural investigations and implementation for circuits such as PLL, DLL, ADC, regulators, amplifiers, TX, RX, CDRs etc. to meet key performance targets and performing design verification using industry standard tools such as SPICE, Spectre, MATLAB etc.

In this role, successful candidate will lead a team of analog design engineers, interface with layout, verification, and application teams and manage delivery of analog IP to successfully bring designs from concept to production.

What We're Looking For

Master’s degree and/or PhD Preferred in Electrical Engineering or related fields with 10+ years of experience. A successful candidate should have experience in some of the following designs:

  • PLL, Data Converters, Oscillators and high-speed SerDes design including Receiver and Transmitter design.
  • Experience with design D2D interface such as UCIe a plus
  • Experience with 112G+ SerDes speed, especially short reach and low power designs
  • Experience in Single-ended High Density Parallel Interface for Chip to Chip Communication, DDR5/LPDDR5; GDDR6/LPDDR6 a plus
  • Experience with analog design and verification tools (Virtuoso, Spectre, ADE and post layout extraction tools) is a must
  • Knowledge of the fundamentals on signal integrity improvement, noise reduction and Multi-GHz low-jitter clock generation & distribution.
  • Good understanding of analog layouts in FinFet and its effect on high-speed designs
  • Experienced in system level pre-tape out analog validation.
  • Experienced in lab chip bring-up and debugging efforts.
  • Strong communication skills

Expected Base Pay Range (USD)

165,630 - 248,100, $ per annum

The successful candidate’s starting base pay will be determined based on job-related skills, experience, qualifications, work location and market conditions. The expected base pay range for this role may be modified based on market conditions.

Additional Compensation and Benefit Elements

At Marvell, we offer a total compensation package with a base, bonus and equity.Health and financial wellbeing are part of the package. That means flexible time off, 401k, plus a year-end shutdown, floating holidays, paid time off to volunteer. Have a question about our benefits packages - health or financial? Ask your recruiter during the interview process.

All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status.

Any applicant who requires a reasonable accommodation during the selection process should contact Marvell HR Helpdesk at TAOps@marvell.com.

Interview Integrity

As part of our commitment to fair and authentic hiring practices, we ask that candidates do not use AI tools (e.g., transcription apps, real-time answer generators like ChatGPT, CoPilot, or note-taking bots) during interviews.

Our interviews are designed to assess your personal experience, thought process, and communication skills in real-time. If a candidate uses such tools during an interview, they will be disqualified from the hiring process.

Export Control Notice

This position may require access to technology and/or software subject to U.S. export control laws and regulations, including the Export Administration Regulations (EAR). As such, applicants must be eligible to access export-controlled information as defined under applicable law. Marvell may be required to obtain export licensing approval from the U.S. Department of Commerce and/or the U.S. Department of State. Except for U.S. citizens, lawful permanent residents, or protected individuals as defined by 8 U.S.C. 1324b(a)(3), all applicants may be subject to an export license review process prior to employment.

#LI-TD1

Set alerts for more jobs like Analog IC Design Engineer, Principal Engineer
Set alerts for new jobs by Marvell
Set alerts for new Software Development & Engineering jobs in United States
Set alerts for new jobs in United States
Set alerts for Software Development & Engineering (Remote) jobs
Contact Us
hello@outscal.com
Made in INDIA 💛💙