Director, Design Verification

2 Weeks ago • 10 Years + • $204,500 PA - $288,710 PA
Testing

Job Description

Intel's Central Engineering Group (CEG) is seeking a visionary Director to lead its SERDES team. This role involves driving the development and integration of high-speed I/O IP like PCIe, Ethernet, and custom SERDES across advanced process nodes. The leader will oversee architecture, design, and validation, manage a global team, ensure industry standard compliance, and collaborate with cross-functional teams to deliver best-in-class IP to internal and external customers.
Good To Have:
  • Experience with advanced packaging and signal/power integrity.
Must Have:
  • Lead the architecture, design, and validation of SERDES IP blocks.
  • Guide the team through all phases of development: specification, design, verification, silicon bring-up, and productization.
  • Ensure compliance with industry standards (e.g., IEEE 802.3, OIF CEI) and internal quality metrics.
  • Build and mentor a high-performing team of analog/mixed-signal engineers.
  • Foster a culture of innovation, accountability, and and continuous improvement.
  • Build and lead a global team.
  • Work closely with SoC design, packaging, validation, and manufacturing teams.
  • Partner with customer engineering and product teams to translate customer requirements into technical deliverables.
  • Own project schedules, deliverables, and risk mitigation plans.
  • Drive execution excellence and ensure timely delivery of IP to internal and external customers.
  • Proven leadership experience managing technical teams.
  • Excellent communication and stakeholder management skills.
  • Familiarity with a variety of EDA tools.
  • Strong understanding of semiconductor device physics and process technologies.
  • MS or PhD in Electrical Engineering or related field.
  • 10+ years of experience in analog/mixed-signal IC design, with a focus on SERDES.
Perks:
  • Competitive pay
  • Stock
  • Bonuses
  • Health benefits
  • Retirement benefits
  • Vacation
  • Hybrid work model

Add these skills to join the top 1% applicants for this job

team-management
cross-functional
communication
leadership
risk-management
risk-mitigation
unity
game-texts
cross-functional-collaboration

Job Details:

================

Job Description:

-----------------

About the Group:

Central Engineering Group (CEG) oversees all test chip design, all foundational and hard IP, all EDA and design platform functions for Intel Products, as well as all external IP and EDA commercial licensing. As part of this new charter, CEG will also create a new business focused on providing custom ASIC design services for external customers.

About the Role:

Intel’s Central Engineering Group is seeking a technically strong and visionary leader to head our SERDES team. This role will be responsible for driving the development and integration of high-speed I/O IP, including PCIe, Ethernet, and custom SERDES solutions, across advanced process nodes. The ideal candidate will have deep expertise in mixed-signal design, a proven track record of leading engineering teams, and the ability to collaborate across cross-functional groups to deliver best-in-class IP.

Key Responsibilities:

Technical Leadership

  • Lead the architecture, design, and validation of SERDES IP blocks across multiple generations of Intel process technologies.
  • Guide the team through all phases of development: specification, design, verification, silicon bring-up, and productization.
  • Ensure compliance with industry standards (e.g., IEEE 802.3, OIF CEI) and internal quality metrics.

Team Management

  • Build and mentor a high-performing team of analog/mixed-signal engineers.
  • Foster a culture of innovation, accountability, and continuous improvement.
  • Build and lead a global team.

Cross-Functional Collaboration

  • Work closely with SoC design, packaging, validation, and manufacturing teams to ensure seamless integration of SERDES IP.
  • Partner with customer engineering and product teams to translate customer requirements into technical deliverables

Program Execution

  • Own project schedules, deliverables, and risk mitigation plans.
  • Drive execution excellence and ensure timely delivery of IP to internal and external customers.

Required Experience:

  • Proven leadership experience managing technical teams.
  • Excellent communication and stakeholder management skills.
  • Familiarity with a variety of EDA tools
  • Strong understanding of semiconductor device physics and process technologies.

Preferred Skills

  • Experience with advanced packaging and signal/power integrity.

Qualifications:

-------------------

  • MS or PhD in Electrical Engineering or related field.
  • 10+ years of experience in analog/mixed-signal IC design, with a focus on SERDES.

Business group:

---------------

Intel makes possible the most amazing experiences of the future. You may know us for our processors. But we do so much more. Intel invents at the boundaries of technology to make amazing experiences possible for business and society, and for every person on Earth. Harnessing the capability of the cloud, the ubiquity of the Internet of Things, the latest advances in memory and programmable solutions, and the promise of always-on 5G connectivity, Intel is disrupting industries and solving global challenges. Leading on policy, diversity, inclusion, education and sustainability, we create value for our stockholders, customers, and society.

Posting Statement:

------------------

All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.

Position of Trust

-----------------

This role is a Position of Trust. Should you accept this position, you must consent to and pass an extended Background Investigation, which includes (subject to country law), extended education, SEC sanctions, and additional criminal and civil checks. For internals, this investigation may or may not be completed prior to starting the position. For additional questions, please contact your Recruiter.

Benefits:

We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation.

Find more information about all of our Amazing Benefits here:

https://intel.wd1.myworkdayjobs.com/External/page/1025c144664a100150b4b1665c750003

Set alerts for more jobs like Director, Design Verification
Set alerts for new jobs by Intel
Set alerts for new Testing jobs in United States
Set alerts for new jobs in United States
Set alerts for Testing (Remote) jobs

Contact Us
hello@outscal.com
Made in INDIA 💛💙