Sr. Principal Analog IC Designer

1 Month ago • 7 Years + • $154,000 PA - $286,000 PA
Design

Job Description

Cadence is seeking a Sr. Principal Analog IC Designer to develop analog/mixed signal IC circuit blocks from initial concept to final verification, ensuring conformance to customer specifications. This role involves making an impact on technology by designing high-speed components and contributing to a collaborative team environment. The ideal candidate will have extensive experience in CMOS SerDes or high-speed I/O IC design and a deep understanding of jitter and signal equalization techniques.
Good To Have:
  • Working knowledge of common SerDes standards and their electrical requirements
  • Cadence tool experience
  • Lab test experience
  • Design experience at >10Gbps and in <28nm technologies
Must Have:
  • Design and development of analog/mixed signal IC circuit blocks
  • Minimum 7 years of experience in CMOS SerDes or high-speed I/O IC design
  • Thorough understanding of jitter and signal equalization techniques
  • Proficient design experience in SerDes circuit blocks (Driver, Receiver, Serializer, Deserializer, Phase Interpolator, Low jitter PLL, High Speed Clock Distribution, ADC, DAC, Bias and Bandgap, Voltage Regulators)
  • Proficiency in using CAD tools for circuit simulation, layout, and physical verification
  • MS or PhD in Electrical Engineering
Perks:
  • Paid vacation
  • Paid holidays
  • 401(k) plan with employer match
  • Employee stock purchase plan
  • Medical, dental and vision plan options
  • Incentive compensation (bonus, equity)

Add these skills to join the top 1% applicants for this job

communication
cad-computer-aided-design
game-texts

At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.

The Principal Analog IC Designer is responsible for the design and development of analog/mixed signal IC circuit blocks from initial concept/specification through final verification of conformance to customer specifications.

  • Candidate’s background should include a minimum of 7 years of experience in CMOS SerDes or high-speed I/O IC design and development
  • Working knowledge of a set of common SerDes standards and their electrical requirements is a plus
  • Must have a thorough understanding of jitter and signal equalization techniques
  • Proficient design experience in most of the following SerDes circuit blocks: Driver; Receiver; Serializer; Deserializer; Phase Interpolator; Low jitter PLL; High Speed Clock Distribution; ADC and DAC; Bias and Bandgap; and Voltage Regulators
  • Excellent problem solving skills, analog aptitude, good communication skills, and ability to work cooperatively in a team environment
  • Position requires proficiency in using CAD tools for circuit simulation, layout, and physical verification
  • Cadence tool experience, lab test experience, and design experience at >10Gbps and in <28nm technologies are a plus
  • MS or PhD in EE

The annual salary range for California is $154,000 to $286,000. You may also be eligible to receive incentive compensation: bonus, equity, and benefits. Sales positions generally offer a competitive On Target Earnings (OTE) incentive compensation structure. Please note that the salary range is a guideline and compensation may vary based on factors such as qualifications, skill level, competencies and work location. Our benefits programs include: paid vacation and paid holidays, 401(k) plan with employer match, employee stock purchase plan, a variety of medical, dental and vision plan options, and more.

We’re doing work that matters. Help us solve what others can’t.

Set alerts for more jobs like Sr. Principal Analog IC Designer
Set alerts for new jobs by Cadence
Set alerts for new Design jobs in United States
Set alerts for new jobs in United States
Set alerts for Design (Remote) jobs
Contact Us
hello@outscal.com
Made in INDIA 💛💙