Silicon IP RTL Design Engineer

2 Hours ago • 5 Years + • Research & Development

About the job

SummaryBy Outscal

Must have:
  • 5+ years ASIC development experience
  • Verilog/SystemVerilog, VHDL, or Chisel
  • Micro-architecture and IP design
  • ASIC design verification, synthesis, timing/power analysis, DFT
  • Collaboration with cross-functional teams
Good to have:
  • Scripting languages (Python, Perl)
  • SoC design and integration flows
  • Knowledge of arithmetic units, bus architectures, processors, accelerators, memory hierarchies
  • High-performance and low-power design techniques
Not hearing back from companies?
Unlock the secrets to a successful job application and accelerate your journey to your next opportunity.

Minimum qualifications:

  • Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, a related field, or equivalent practical experience
  • 5 years of experience in ASIC development with Verilog/SystemVerilog, VHDL, or Chisel
  • Experience in micro-architecture and design of IPs and subsystems
  • Experience to ASIC design verification, synthesis, timing/power analysis, and Design for Testing (DFT)

Preferred qualifications:

  • Experience with scripting languages (e.g., Python or Perl)
  • Experience in SoC designs and integration flows
  • Knowledge of arithmetic units, bus architectures, processor design, accelerators, or memory hierarchies
  • Knowledge of high performance and low power design techniques

About the job

Google's custom-designed machines make up one of the largest and most powerful computing infrastructures in the world. The Hardware Testing Engineering team ensures that this cutting-edge equipment is reliable. In the R&D lab, you design test equipment for prototypes of our machinery and develop the protocols used to scale these tests for the entire global team. Working closely with design engineers, you give input on designs to improve our hardware until you're sure it meets Google's standards of quality and reliability.

In this role, you will be part of a team developing cutting-edge ASICs used to accelerate machine learning computation in data centers. You will collaborate with members of architecture, verification, power and performance, physical design, etc to specify and deliver high quality designs for next generation data center accelerators. You'll solve technical problems with innovative micro-architecture and practical logic solutions, and evaluate design options with complexity, performance, power and area in mind.

Behind everything our users see online is the architecture built by the Technical Infrastructure team to keep it running. From developing and maintaining our data centers to building the next generation of Google platforms, we make Google's product portfolio possible. We're proud to be our engineers' engineers and love voiding warranties by taking things apart so we can rebuild them. We keep our networks up and running, ensuring our users have the best and fastest experience possible.

Responsibilities

  • Own microarchitecture and implementation of IPs and subsystems.
  • Work with Architecture, Firmware, and Software teams to drive feature closure and develop microarchitecture specifications.
  • Drive design methodology, libraries, debug, code review in coordination with other IPs Design Verification (DV) teams and physical design teams.
  • Identify and drive power, performance and area improvements for the domains owned.
View Full Job Description

About The Company

A problem isn't truly solved until it's solved for all. Googlers build products that help create opportunities for everyone, whether down the street or across the globe. Bring your insight, imagination and a healthy disregard for the impossible. Bring everything that makes you unique. Together, we can build for everyone.

View All Jobs

Level Up Your Career in Game Development!

Transform Your Passion into Profession with Our Comprehensive Courses for Aspiring Game Developers.

Job Common Plug