Senior Physical Design Engineer

29 Minutes ago • 10 Years + • Research & Development

About the job

Job Description

Microsoft's CCDO seeks a Senior Physical Design Engineer with 10+ years of experience in semiconductor design. Responsibilities include complete physical design execution of subsystems/sub-chips, floorplanning optimization, collaboration with the RTL team, and implementing robust clock distribution solutions. The role requires expertise in various EDA tools (Primetime, StarRC, etc.), timing closure, physical verification, and low power design techniques. The engineer will also participate in flow flush and methodology improvements.
Must have:
  • 10+ years semiconductor design experience
  • Expertise in synthesis to place and route
  • Proficiency in EDA tools (Primetime, StarRC, etc.)
  • Timing closure and physical verification skills
  • Strong collaboration and communication skills
Good to have:
  • Large SoC/CPU/IP design tape-out experience
  • Excellent project management skills
  • Hands-on experience with CTS and global clock distribution
  • Experience with formal equivalency checks, LEC, LP, UPF
  • Automation skills using scripting languages (Perl, TCL, Python)
Perks:
  • Industry leading healthcare
  • Educational resources
  • Discounts on products and services
  • Savings and investments
  • Maternity and paternity leave
  • Generous time away
  • Giving programs
  • Networking opportunities

Overview

Microsoft’s Cloud Compute Development Organization (CCDO) is seeking passionate, driven and intellectually curious engineers to join our silicon hardware physical design team, covering RTL to GDS methodology, design convergence, and design quality for our projects. We are responsible for delivering cutting-edge, custom IP and SOC designs that can perform complex and high-performance functions in the most efficient manner. This team will be involved in numerous projects within Microsoft developing custom silicon for a diverse set of systems.

 

#SCHIEINDIA

Qualifications

Required:

  • BS/MS in Electrical or Computer Engineering
  • 10+ years of experience in semiconductor design.
  • Great communication, collaboration and teamwork skills and ability to contribute to diverse and inclusive teams.
  • Proven track record of implementing designs through synthesis, floorplanning, place and route, extraction, timing, and physical verification.

 Preffered:

  • Large SoC/CPU/IP design tape-out experience in the latest foundry process nodes.
  • Excellent project management skills and ability to juggle multiple projects at once.
  • Strong understanding of constraints generation, STA, timing optimization, and timing closure.
  • In-depth understanding of design tradeoffs for power, performance, and area.
  • Hands on experience with CTS and global clock distribution methods in multi-voltage, multi-clock, multi-domain, and low power designs.
  • Experience in EDA tools such as Primetime, StarRC, Design Compiler, ICC, Fusion Compiler, Innovus etc.
  • Experience and knowledge of formal equivalency checks, LEC, LP, UPF, reliability, SI, and Noise.
  • Exposure and some hands-on experience with PD flows bring up/setup/flow flush, overall know how of PD-TFM and PD methodology is a big plus
  • Strong problem-solving and data analysis skills
  • Automation skills using scripting languages such as Perl, TCL, or Python.

Ability to meet Microsoft, customer and/or government security screening requirements are required for this role. These requirements include, but are not limited to the following specialized security screenings: Microsoft Cloud Background Check: This position will be required to pass the Microsoft Cloud Background Check upon hire/transfer and every two years thereafter.

Responsibilities

 

In this high impact role on the team, you will be responsible to: 

 

  • Demonstrate technical expertise in all aspects of Physical Design, from synthesis to place and route of partitions through all signoff including timing signoff, physical verification, EMIR signoff , Formal Equivalence, and Low Power Verification.
  • Own complete PD execution of Sub-systems/Sub-chips instantiating multiple other Physical partitions.
  • Own partition floorplanning for optimizing blocks for Power, Performance and Area.
  • Have close collaboration with RTL team to help drive and resolve design issues related to block closure.
  • Understand tools, flows, and overall design methodology in design construction, signoff, and optimization with a data driven approach.
  • Implement robust clock distribution solutions using appropriate methods that meet design requirements.
  • Make good independent technical trade-offs between power, area, and timing (PPA).
  • Be able to guide and coordinate with all sub-partitions PD to be able to take the Sub-chip through PD (construction through signoff) closure.
  • Additionally flow flush PD TFM on few design partitions for early identification of any design PD flow issues before every PD TFM release is proliferated and deployed across all partitions/subchips for PD execution.
  • Partner closely with PD flow/CAD team and PD methodology team to flag & fix PD TFM issues upfront and ensure those are fixed in the next PD TFM release from CAD or are updated in the design project layer (as appropriate).
Benefits/perks listed below may vary depending on the nature of your employment with Microsoft and the country where you work.
Industry leading healthcare
Educational resources
Discounts on products and services
Savings and investments
Maternity and paternity leave
Generous time away
Giving programs
Opportunities to network and connect
View Full Job Description

Add your resume

80%

Upload your resume, increase your shortlisting chances by 80%

About The Company

Microsoft is a tech giant that develops, licenses, and supports a range of software products, services, and devices.

London, England, United Kingdom (On-Site)

Redmond, Washington, United States (On-Site)

Bengaluru, Karnataka, India (On-Site)

Redmond, Washington, United States (On-Site)

View All Jobs

Get notified when new jobs are added by Microsoft

Similar Jobs

GoTo Group - Lead Data Scientist - KYC

GoTo Group, Singapore (On-Site)

Gaming Innovation Group  - Infrastructure Engineer

Gaming Innovation Group , Malta (Hybrid)

Patreon - Senior Backend Engineer, Notifications

Patreon, United States (Hybrid)

Meta - Research Scientist, Machine Learning (PhD)

Meta, United States (On-Site)

Meta - ASIC Engineer, Design

Meta, United States (On-Site)

Info Stretch - Engineering Lead - ETL Architecture

Info Stretch, India (On-Site)

Valve corporation - Software Engineer for HW

Valve corporation, United States (On-Site)

Get notifed when new similar jobs are uploaded

Similar Skill Jobs

Whatnot - Platform Engineer

Whatnot, (Remote)

ByteDance - Software Engineer, Cloud Infrastructure

ByteDance, United States (On-Site)

Playrix - Automation Support Engineer

Playrix, Serbia (Remote)

Techland - Software Engineer in Test

Techland, Poland (On-Site)

Trend Micro - Sr. AI Engineer

Trend Micro, Taiwan (On-Site)

Grizmo Labs 🌐 - Android (React Native) Developer

Grizmo Labs 🌐, India (On-Site)

Barracuda Networks  Inc  - Senior Software Engineer – Python with Django IP/IR

Barracuda Networks Inc , India (Hybrid)

OpenText - Software Security Research

OpenText, India (On-Site)

Get notifed when new similar jobs are uploaded

Research & Development Jobs

Nielsen Holdings - Software Engineering Manager - Windows\C++\.Net

Nielsen Holdings, India (Hybrid)

Samsung Semiconductor - Senior Staff Engineer, high speed analog

Samsung Semiconductor, United States (Hybrid)

Samsung Semiconductor - Intern, CPU Performance Modeling Engineer

Samsung Semiconductor, United States (On-Site)

Microsoft - Principal Applied Science Manager

Microsoft, United States (On-Site)

Samsung Semiconductor - Intern, Gen AI Engineer

Samsung Semiconductor, United States (On-Site)

ByteDance - Video Codec Design Engineer

ByteDance, United States (On-Site)

Get notifed when new similar jobs are uploaded