EDA Design Flow Development Engineer

11 Minutes ago • 5-7 Years • $161,230 PA - $227,620 PA

Job Summary

Job Description

The EDA Design Flow Development Engineer will be responsible for architecting, executing, and delivering the EDA design flow for Design Technology Co-Optimization (DTCO), technology lead vehicle design, IP design, and product design. The design flow will be built on top of a reference flow and should cover all aspects of front-end and back-end design from RTL to GDS, digital and analog, design creation, verification, and signoff. This role involves working in a fast-paced environment to meet delivery milestones on advanced technology nodes.
Must have:
  • BS, MS, or PhD in electrical/computer engineering or similar field
  • Experience in EDA tools, flows, and/or design environments for digital or analog designs
  • Working knowledge in digital and/or analog Si design and methodology
Good to have:
  • Working knowledge with major EDA software platforms
  • Working knowledge of digital SoC design
  • Working knowledge of analog tools
Perks:
  • Competitive pay
  • Stock
  • Bonuses
  • Health benefits
  • Retirement benefits
  • Vacation

Job Details

Job Details:

Job Description: 

Technology Development (TD) is the heart and soul of Moore's Law at Intel, enabling Intel to create world-changing technology that enriches the lives of every person on earth. TD drives breakthrough research and develops next generation process/packaging technologies, while also running high volume manufacturing operations in its state-of-the-art facilities in Oregon and Arizona. The Design Technology Platform (DTP) team in TD works closely with the technology team to maximize the value proposition of the technology for our customers thru Design Technology Co-Optimization (DTCO), delivers the Process Design Kits (PDKs), foundational IPs (FIPs), and the Intel Foundry reference flows. These same deliverables carry out technology lead vehicle execution for Si validation. Enablement and optimization of reference flows and design flows on Intel technology play a crucial role in accomplishing DTP's charter. Design flow development engineer will work in a team responsible for architecting, executing, and delivery of the EDA design flow for all DTCO activities, technology lead vehicle design, IP design, and product design in TD. The design flow will be built on top of a reference flow enabled on Intel technology and released from external EDA vendors. The design flow covers all aspects of front-end and back-end design from RTL to GDS, digital and analog, design creation, verification, and signoff. The candidate must be result-oriented and capable of disciplined flow execution to meet delivery milestones in a fast-paced environment on advanced technology nodes. Prior experience in EDA tool/flow and design environment development is highly desirable. Familiarity with automated SoC design methodology and/or analog/mixed-signal design methodology is a big plus.

Qualifications:

Minimum qualifications are required to be initially considered for this position. Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates.

Minimum Qualification:

  • Candidate must have a BS, MS, or PhD degree in electrical engineering, computer engineering or similar field.
  • BS + 7 years or M.S./Ph.D. + 5 years of experience in the development of EDA tools, flows and/or design env for digital or analog designs with demonstrated strong programing skills.
  • Working knowledge in digital and/or analog Si design and methodology.

Preferred Qualifications:

  • Working knowledge with major (EDA) software platforms (Synopsys, Cadence, Siemens).
  • Working knowledge of all aspects of digital SoC in a product setting - floorplanning, RTL design, logic synthesis, place and route, clock tree construction, extraction and timing signoff, signal integrity analysis, layout and reliability verification, and full chip integration.
  • Working knowledge of key aspects of Analog tools - schematic entry, custom layout editing, extraction, simulation, reliability, and signoff.
  • Demonstrated experience in establishing and qualifying digital or analog design flow from an EDA reference flow and addressing product specific design/methodology requirements and design database management.
  • Demonstrated ability to understand and interpret industry EDA trend in response to advanced node requirements, drive design flow initiatives to align.

          

Job Type:

Experienced Hire

Shift:

Shift 1 (United States of America)

Primary Location: 

US, Oregon, Hillsboro

Additional Locations:

US, Arizona, Phoenix, US, California, Folsom, US, California, Santa Clara

Business group:

As the world's largest chip manufacturer, Intel strives to make every facet of semiconductor manufacturing state-of-the-art -- from semiconductor process development and manufacturing, through yield improvement to packaging, final test and optimization, and world class Supply Chain and facilities support.  Employees in the Technology Development and Manufacturing Group are part of a worldwide network of design, development, manufacturing, and assembly/test facilities, all focused on utilizing the power of Moore’s Law to bring smart, connected devices to every person on Earth.

Posting Statement:

All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.

Position of Trust

N/A

Benefits:

We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation.  Find more information about all of our Amazing Benefits here:

https://intel.wd1.myworkdayjobs.com/External/page/1025c144664a100150b4b1665c750003

Annual Salary Range for jobs which could be performed in the US:

$161,230.00-$227,620.00

Salary range dependent on a number of factors including location and experience.

Work Model for this Role

This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. * Job posting details (such as work model, location or time type) are subject to change.

Similar Jobs

Looks like we're out of matches

Set up an alert and we'll send you similar jobs the moment they appear!

Similar Skill Jobs

Looks like we're out of matches

Set up an alert and we'll send you similar jobs the moment they appear!

Jobs in Hillsboro, Oregon, United States

Looks like we're out of matches

Set up an alert and we'll send you similar jobs the moment they appear!

Similar Category Jobs

Looks like we're out of matches

Set up an alert and we'll send you similar jobs the moment they appear!

About The Company

Santa Clara, California, United States (Hybrid)

Hillsboro, Oregon, United States (Hybrid)

Penang, Malaysia (Hybrid)

Leixlip, County Kildare, Ireland (On-Site)

Bengaluru, Karnataka, India (Hybrid)

Gdańsk, Pomeranian Voivodeship, Poland (Hybrid)

Gdańsk, Pomeranian Voivodeship, Poland (Hybrid)

Austin, Texas, United States (Hybrid)

Hillsboro, Oregon, United States (On-Site)

View All Jobs

Get notified when new jobs are added by INTEL

Level Up Your Career in Game Development!

Transform Your Passion into Profession with Our Comprehensive Courses for Aspiring Game Developers.

Job Common Plug