RTL Design Engineer, Google Cloud

3 Weeks ago • 5 Years + • Research & Development • Undisclosed

About the job

Job Description

As an RTL Design Engineer at Google Cloud, you'll be part of a team developing custom silicon solutions for Google's direct-to-consumer products. You'll participate in the entire SoC design cycle, from architecture definition and RTL coding to block-level simulations and production. Responsibilities include leading complex ASIC subsystems, defining high-performance hardware/software interfaces, writing micro-architecture and design specifications, and collaborating with various stakeholders (software, verification, physical design) to ensure design quality and performance. You will also solve technical problems with innovative micro-architecture and practical logic solutions, and evaluate design options considering performance, power, and area.
Must have:
  • 5+ years RTL development experience using Verilog
  • Experience with high-speed interfaces (PCIe, InfiniBand)
  • Proficiency in micro-architecture, design, verification, synthesis, and timing closure
Good to have:
  • Experience with scripting languages (Python, Perl)
  • Knowledge of arithmetic units, bus architectures, processor design
  • Knowledge of high-performance and low-power design techniques
  • FPGA, emulation platforms, and SoC architecture experience
  • Assertion-based formal verification knowledge

Minimum qualifications:

  • Bachelor's degree in Electrical Engineering or equivalent practical experience.
  • 5 years of experience with RTL development for ASIC subsystems using Verilog.
  • Experience with speed interfaces such as PCIe, InfiniBand, and their low latency, security, and reliability principles.
  • Experience with micro architecture, design, verification, logic synthesis, and timing closure.

Preferred qualifications:

  • Experience with scripting languages (e.g., Python or Perl).
  • Knowledge of arithmetic units, bus architectures, processor design, accelerators, or memory hierarchies.
  • Knowledge of high performance and low power design techniques.
  • Knowledge of FPGA, emulation platforms, and SoC architecture.
  • Knowledge of assertion-based formal verification.

About the job

Be part of a diverse team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.

In this role, you will use Application-Specific Integrated Circuit (ASIC) design to be part of a team that creates the System on a Chip (SoC) design cycle from start to finish. You will collaborate with design and verification engineers in projects, creating architecture definitions with Register-Transfer Level (RTL) coding, and running block level simulations. You will contribute in ASIC designs from design specification to production. You will collaborate with members of architecture, software, verification, power, timing, synthesis and more to specify and deliver high quality SoC/RTL. You will also solve technical problems with innovative micro-architecture and practical logic solutions, and evaluate design options with performance, power, and area in mind.

Behind everything our users see online is the architecture built by the Technical Infrastructure team to keep it running. From developing and maintaining our data centers to building the next generation of Google platforms, we make Google's product portfolio possible. We're proud to be our engineers' engineers and love voiding warranties by taking things apart so we can rebuild them. We keep our networks up and running, ensuring our users have the best and fastest experience possible.

Responsibilities

  • Lead a complex ASIC subsystem.
  • Understand how it interacts with software and other ASIC subsystems to implement groundbreaking data centers.
  • Define high-performance hardware/software interfaces. Write micro architecture and design specifications.
  • Define efficient micro-architecture and block partitioning/interfaces and flows.
  • Collaborate closely with software, verification, and physical design stakeholders to ensure the designs are complete, correct, and performant.
View Full Job Description

Add your resume

80%

Upload your resume, increase your shortlisting chances by 80%

About The Company

A problem isn't truly solved until it's solved for all. Googlers build products that help create opportunities for everyone, whether down the street or across the globe. Bring your insight, imagination and a healthy disregard for the impossible. Bring everything that makes you unique. Together, we can build for everyone.

Dublin, County Dublin, Ireland (On-Site)

Hyderabad, Telangana, India (On-Site)

Mexico City, Mexico City, Mexico (On-Site)

Sunnyvale, California, United States (On-Site)

New Taipei, New Taipei City, Taiwan (On-Site)

New York, New York, United States (On-Site)

Zürich, Zurich, Switzerland (On-Site)

View All Jobs

Get notified when new jobs are added by Google

Similar Jobs

Visa - Software Engineer - Full Stack

Visa, Poland (Hybrid)

Prodigy Education - Game Full Stack Developer

Prodigy Education, Canada (Hybrid)

Silicon Labs - Engineer I-CAD

Silicon Labs, India (Hybrid)

Alcon - DevOps Engineer

Alcon, India (Hybrid)

PwC - Senior Associate

PwC, India (On-Site)

Intel Corporation - AI Network Sub System (NSS) FW Engineer

Intel Corporation, Israel (Hybrid)

Tesla - Jr. Konstrukteur (m/w/d)

Tesla, Germany (On-Site)

Samsung Semiconductor - Intern, Logic Pathfinding Lab Research Scientist – DTCO

Samsung Semiconductor, United States (On-Site)

Intel Corporation - Senior Micro-Architect - Link and Network Layer

Intel Corporation, United States (Hybrid)

GlobalLogic - Embedded C IRC238457

GlobalLogic, India (Hybrid)

Get notifed when new similar jobs are uploaded

Similar Skill Jobs

AeroVect - Localization & Mapping Engineer

AeroVect, United States (On-Site)

Activision - Expert Tools Programmer

Activision, Sweden (Hybrid)

Fabric - Applied Cryptographer, ZKP Research

Fabric, United States (Remote)

Sinch - Site Reliability Engineer III

Sinch, France (Remote)

Park Place Technologies - Senior Quality Assurance Engineer

Park Place Technologies, India (On-Site)

ByteDance - Research Scientist, Applied GAI-Vision

ByteDance, United States (On-Site)

Get notifed when new similar jobs are uploaded

Research & Development Jobs

DigitalFish - Software Engineer II - Unreal Engine

DigitalFish, United States (Remote)

 Sagecor Solutions - Software Engineer 2 (IDN - 092)

Sagecor Solutions, United States (On-Site)

Samsung Semiconductor - Senior Manager, ASIC Design Enablement

Samsung Semiconductor, United States (On-Site)

ByteDance - Senior Algorithm Engineer, Trust and Safety

ByteDance, Singapore (On-Site)

Rambus - Lead MTS Verification Engineering

Rambus, India (Hybrid)

Riot Games - Buyer

Riot Games, Singapore (On-Site)

Intel Corporation - CPU Physical Design Engineer

Intel Corporation, Israel (Hybrid)

Get notifed when new similar jobs are uploaded