Physical Design Engineer For CPU Core IP

1 Hour ago • 1 Years + • Research & Development

About the job

Job Description

Intel's E-core CPU development team seeks a Physical Design Engineer to contribute to the design of cutting-edge core IP for client, server, IOTG, and AI processors. Responsibilities encompass all aspects of the design flow, from synthesis and place and route using industry-standard tools (Synopsys/Cadence) to FEV, power, timing analysis, quality checks, and design closure. The role involves developing strategies for reproducible design convergence, refining synthesis flows, and recommending improved design methods. Strong communication, collaboration, and implementation planning skills are essential. The engineer will work on high-speed CPU core design and ensure designs meet power, performance, and area targets.
Must have:
  • Experience with Synopsys/Cadence tools
  • PV convergence (timing, power)
  • Chip physical design verification (DRC/LVS)
  • Scripting (TCL and at least one other)
  • Synthesis and Place & Route
  • Bachelors/Masters in Computer or Electrical Engineering
Good to have:
  • CPU Micro-Architecture knowledge
  • Physical design best practices
  • Static Timing Analysis, Noise analysis
  • RTL to GDS methodologies
  • Synopsys tool suite (Fusion compiler, ICC2, PrimeTime) or Cadence (Genus/Innovus)
Not hearing back from companies?
Unlock the secrets to a successful job application and accelerate your journey to your next opportunity.

Job Description

Do Something Wonderful!

Intel put the Silicon in Silicon Valley. No one else is this obsessed with engineering a brighter future. Every day, we create world changing technology that enriches the lives of every person on earth. So, if you have a big idea, let's do something wonderful together. Join us, because at Intel, we are building a better tomorrow.

Who We Are

As a member of E-core CPU development team, you will have a front seat in designing the latest core IP to power cutting edge compute processors across client, server, IOTG and AI. We innovate state of the art microprocessor architecture on the most advanced and latest process technologies with a focus on power efficiency. Our core designs are present in nearly all segments of Intel's compute roadmap.

Who You Are

As a core IP Physical Design Engineer your responsibilities include:

  • Synthesis and Place and Route using industry standard tools for high-speed CPU core design.

  • Perform all aspects of design flow from logic synthesis, place and route, FEV, power, timing, quality checks, and design closure.

  • Develop strategies to deliver reproducible design convergence results.

  • Help to create and refine synthesis flow for the project team.

  • Develop and recommend better design method practices to enable better synthesis convergence.

  • The ideal candidate will exhibit behavioral traits that demonstrate: Willingness to work with others in a highly complex decision space.

  • Skills at developing an implementation plan monitoring key indicators and communicating resource needs and scoping risk to deliver value on schedule.

  • Excellent verbal and written communication and collaboration skills.

Qualifications

You must possess the below minimum education requirements and minimum required qualifications to be initially considered for this position. Relevant experience can be obtained through schoolwork, classes, project work, internships, and/or military experience. Additional preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates.Minimum Qualifications

  • Bachelors in Computer Engineering or Electrical Engineering or related technical field with 1+ years of relevant work experience or M.S. in Computer Engineering or Electrical Engineering or related technical field.

  • Experience with integrated circuit design tools (ex: Synopsys/Cadence), including logic synthesis, place and route, static timing analysis and design closure.

  • Experience in PV convergence (including static timing and power analysis).

  • Chip physical design verification including formal equivalence, timing, electrical rules, DRC/LVS, Noise and electro-migration checks.

  • Experience in scripting an interpreted language, minimum TCL in addition to at least one other (e.g. Perl, Python, Ruby).

  • Demonstrated success in one or more of the following areas: Synthesis of a digital logic block, which was integrated into a large SoC or IP.

Preferred Qualifications

  • Industry experience/exposure with CPU Micro-Architecture

  • Knowledge with Physical design best known practices concerning floor-planning, routing techniques, clock distribution

  • Knowledge of Static Timing Analysis, Noise analysis, and reliability verification techniques

  • Knowledge of RTL to GDS methodologies and formal equivalence

  • Knowledge with Synopsys tool suite (Fusion compiler, ICC2, PrimeTime) or Cadence (Genus/Innovus)

Inside this Business Group

In the Design Engineering Group (DEG), we take pride in developing the best-in-class SOCs, Cores, and IPs that power Intel’s products. From development, to integration, validation, and manufacturing readiness, our mission is to deliver leadership products through the pursuit of Moore’s Law and groundbreaking innovations.  DEG is Intel’s engineering group, supplying silicon to business units as well as other engineering teams.  As a critical provider of all Intel products, DEG leadership has a responsibility to ensure the delivery of these products in a cost efficient and effective manner.

Posting Statement

All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.

Benefits

We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation. Find more information about all of our Amazing Benefits Annual Salary Range for jobs which could be performed in the US $91,500.00-$137,436.00*Salary range dependent on a number of factors including location and experience

Working Model

This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. * Job posting details (such as work model, location or time type) are subject to change.
View Full Job Description
$91.5K - $137.4K/yr (Outscal est.)
$114.5K/yr avg.
Hillsboro, Oregon, United States

Add your resume

80%

Upload your resume, increase your shortlisting chances by 80%

About The Company

Intel’s mission is to shape the future of technology to help create a better future for the entire world. By pushing forward in fields like AI, analytics and cloud-to-edge technology, Intel’s work is at the heart of countless innovations. From major breakthroughs like self-driving cars and rebuilding the coral reefs, to things that make everyday life better like blockbuster effects and improved shopping experiences — they’re all powered by Intel technology. With a career at Intel, you have the opportunity to help make the future more wonderful for everyone.

Austin, Texas, United States (Hybrid)

New Albany, Ohio, United States (On-Site)

Bengaluru, Karnataka, India (Hybrid)

Penang, Malaysia (Hybrid)

Ireland (Hybrid)

Hillsboro, Oregon, United States (Hybrid)

New Albany, Ohio, United States (Hybrid)

Phoenix, Arizona, United States (Hybrid)

View All Jobs

Get notified when new jobs are added by Intel Corporation

Similar Jobs

Head Digital Works - AWS Lead

Head Digital Works, India (On-Site)

Ajmera Infotech - Sr. AWS DevOps Engineer

Ajmera Infotech, India (On-Site)

Stream Hatchet - Senior Data Engineer

Stream Hatchet, Spain (Hybrid)

Dubit - Full Stack Developer

Dubit, United Kingdom (On-Site)

Riot Games - Senior User Researcher

Riot Games, Ireland (On-Site)

Meta - Silicon CAD Infrastructure

Meta, United States (On-Site)

Get notifed when new similar jobs are uploaded

Similar Skill Jobs

Ajmera Infotech - DevOps Engineer

Ajmera Infotech, United States (On-Site)

Google - Software Engineer III, AI Infrastructure

Google, United States (On-Site)

Anavation - Lead Software Engineer

Anavation, United States (On-Site)

Rajalakshmi Institute of Technology - DevOps Lead - CI/CD with Gitlab Only

Rajalakshmi Institute of Technology, India (Hybrid)

Warner Bros Discovery - Software Developer Coop

Warner Bros Discovery, Canada (On-Site)

Rockstar Games - Senior Build & Release Engineer

Rockstar Games, United States (On-Site)

Virtusa - Senior QA Lead

Virtusa, India (On-Site)

Maersk Careers - Elixir Developer

Maersk Careers, India (On-Site)

Wargaming - DevOps Engineer

Wargaming, Serbia (On-Site)

Get notifed when new similar jobs are uploaded

Jobs in Hillsboro, Oregon, United States

Next Level Business Services - SAP VIM Consultant

Next Level Business Services, United States (On-Site)

Penumbra - Quality Compliance Auditor

Penumbra, United States (Hybrid)

Meta - Network Production Engineer

Meta, United States (On-Site)

Paypal - MTS 1, Business Systems Analyst

Paypal, United States (On-Site)

Twitch - Applied Scientist - Safety ML

Twitch, United States (On-Site)

Ello - Senior Mobile Engineer (Flutter)

Ello, United States (On-Site)

Match Group - Sr. Software Engineer, Data

Match Group, United States (Hybrid)

PwC - Senior Associate

PwC, United States (On-Site)

Logitech - Global Account Manager (Mid- Western region)

Logitech, United States (Hybrid)

Next Level Business Services - IIB, DP, ODM Admin

Next Level Business Services, United States (On-Site)

Get notifed when new similar jobs are uploaded