ASIC Design Verification Engineer, TPU Compute

1 Hour ago • 3-6 Years • Research & Development

About the job

Job Description

As an ASIC Design Verification Engineer, you'll contribute to Google's TPU (Tensor Processing Unit) technology, accelerating AI/ML applications. You'll be responsible for planning and executing verification of digital design blocks, creating constrained-random verification environments using SystemVerilog and UVM, identifying coverage measures, debugging tests, and closing coverage to ensure design correctness. You will work with design engineers to deliver high-quality designs for data center accelerators, participating in architecture definition, documentation, and verification of next-generation TPUs. This role involves the full verification lifecycle, from project definition to silicon bring-up, focusing on TPU architecture and its integration within AI/ML systems.
Must have:
  • SystemVerilog expertise
  • UVM experience
  • 3+ years ASIC verification
  • Digital design verification planning
  • Coverage closure
  • Collaboration with design engineers
Good to have:
  • Master's/PhD in EE
  • 6+ years experience
  • Industry-standard simulators
  • Revision control systems
  • Regression systems
Perks:
  • Bonus
  • Equity
  • Benefits

Minimum qualifications:

  • Bachelor's degree in Computer Science, Electrical Engineering, a related field, or equivalent practical experience.
  • 3 years of experience with industry standard tools, languages and methodologies relevant to the development of silicon-based ICs and chips.
  • Experience with SystemVerilog (i.e., SystemVerilog Assertions or functional coverage).

Preferred qualifications:

  • Master's degree or PhD in Electrical Engineering.
  • 6 years of experience in design verification.
  • Experience with industry-standard simulators, revision control systems and regression systems.
  • Experienced with the full verification life cycle.

About the job

In this role, you’ll work to shape the future of AI/ML hardware acceleration. You will have an opportunity to drive cutting-edge TPU (Tensor Processing Unit) technology that powers Google's most demanding AI/ML applications. You’ll be part of a diverse team that pushes boundaries, developing custom silicon solutions that power the future of Google's TPU. You'll contribute to the innovation behind products loved by millions worldwide, and leverage your design and verification expertise to verify complex digital designs, with a specific focus on TPU architecture and its integration within AI/ML-driven systems.

As a ASIC Design Verification Engineer, you will be part of a team developing ASICs used to accelerate computation in data centers. You will have responsibilities in areas such as project definition, design verification, and silicon bringup. You will participate in the architecture, documentation, and verification of the next generation of data center accelerators.

Behind everything our users see online is the architecture built by the Technical Infrastructure team to keep it running. From developing and maintaining our data centers to building the next generation of Google platforms, we make Google's product portfolio possible. We're proud to be our engineers' engineers and love voiding warranties by taking things apart so we can rebuild them. We keep our networks up and running, ensuring our users have the best and fastest experience possible.

The US base salary range for this full-time position is $127,000-$187,000 + bonus + equity + benefits. Our salary ranges are determined by role, level, and location. The range displayed on each job posting reflects the minimum and maximum target salaries for the position across all US locations. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific salary range for your preferred location during the hiring process.

Please note that the compensation details listed in US role postings reflect the base salary only, and do not include bonus, equity, or benefits. Learn more about .

Responsibilities

  • Plan the verification of digital design blocks, understand the design specification, and interact with design engineers to identify important verification scenarios.
  • Create a constrained-random verification environment using SystemVerilog and Universal Verification Methodology (UVM).
  • Identify and write all types of coverage measures for stimulus and corner-cases.
  • Debug tests with design engineers to deliver correct design blocks.
  • Close coverage measures to identify verification holes and to show progress towards tape-out.
View Full Job Description
$127.0K - $187.0K/yr (Outscal est.)
$157.0K/yr avg.
Sunnyvale, California, United States

Add your resume

80%

Upload your resume, increase your shortlisting chances by 80%

About The Company

A problem isn't truly solved until it's solved for all. Googlers build products that help create opportunities for everyone, whether down the street or across the globe. Bring your insight, imagination and a healthy disregard for the impossible. Bring everything that makes you unique. Together, we can build for everyone.

Hyderabad, Telangana, India (On-Site)

Sunnyvale, California, United States (On-Site)

Pittsburgh, Pennsylvania, United States (On-Site)

Sunnyvale, California, United States (On-Site)

Mexico City, Mexico City, Mexico (On-Site)

Zürich, Zurich, Switzerland (On-Site)

San Bruno, California, United States (On-Site)

Sydney, New South Wales, Australia (On-Site)

San Francisco, California, United States (On-Site)

View All Jobs

Get notified when new jobs are added by Google

Similar Jobs

Warner Bros Discovery - Account Director

Warner Bros Discovery, United Kingdom (Hybrid)

IGT - Security Architect

IGT, United Kingdom (On-Site)

Trackman - Baseball Seasonal Calibration Support Specialist

Trackman, United States (On-Site)

Synopsys  Inc  - Technical / Product Publications, Sr Engineer

Synopsys Inc , India (On-Site)

Cadence - Lead C++ Software Engineer

Cadence, United States (On-Site)

Get notifed when new similar jobs are uploaded

Similar Skill Jobs

ByteDance - FPGA Prototyping Engineer, Pico Lab- San Jose

ByteDance, United States (On-Site)

Taggd - Senior Software Engineer

Taggd, India (On-Site)

The Walt Disney Company - Sr Software Engineer (Rust Engineering)

The Walt Disney Company, United States (On-Site)

Salesforce - Principal Data Scientist

Salesforce, United States (On-Site)

Axinous - Principal Product Manager-Federal

Axinous, United States (Remote)

The Walt Disney Company - Sr Manager, Software Engineer, Quality Engineering

The Walt Disney Company, United States (Hybrid)

Zones - Manager, Information Technology

Zones, United States (Hybrid)

Get notifed when new similar jobs are uploaded

Jobs in Sunnyvale, California, United States

Sandbox VR - Retail Associate Grand Canal

Sandbox VR, United States (On-Site)

The Walt Disney Company - Laundry System Mechanic, Walt Disney World

The Walt Disney Company, United States (On-Site)

Blizzard Entertainment - Product Marketing Consultant (Contract) | Irvine, CA

Blizzard Entertainment, United States (Hybrid)

Penumbra - US Field Reimbursement Manager

Penumbra, United States (Hybrid)

IGT - Driver II -(Sacramento, CA)

IGT, United States (On-Site)

Patel greene - Chief Drainage Engineer

Patel greene, United States (On-Site)

PlayStation Global - Encounter Designer (Contract)

PlayStation Global, United States (On-Site)

The Walt Disney Company - Software Engineer II

The Walt Disney Company, United States (On-Site)

Activate Games - Regional Leader, US

Activate Games, United States (On-Site)

Infinity Ward - Senior Technical Designer - Infinity Ward

Infinity Ward, United States (On-Site)

Get notifed when new similar jobs are uploaded

Research & Development Jobs

Riot Games - Senior User Researcher

Riot Games, China (On-Site)

Nintendo - Senior Engineer, CPU Debugger (NTD)

Nintendo, United States (On-Site)

Valve corporation - Mechanical Engineer

Valve corporation, United States (On-Site)

Wind River Systems - Member of Technical Staff – Systems

Wind River Systems, India (Hybrid)

The Walt Disney Company - Lead Software Engineer, ServiceNow

The Walt Disney Company, United States (On-Site)

Intel Corporation - TestChip Analog Engineer HVM/DV

Intel Corporation, Costa Rica (Hybrid)

Hashlist - Staff Perception Engineer

Hashlist, India (Hybrid)

Luxoft - Senior C++ Developer

Luxoft, United States (Remote)

Get notifed when new similar jobs are uploaded